Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T30,T56,T15 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
6541 |
0 |
0 |
| T3 |
1617 |
1 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
16 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
19 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
22 |
0 |
0 |
| T27 |
0 |
29 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T43 |
0 |
19 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
286946 |
0 |
0 |
| T3 |
1617 |
12 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
433 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
1064 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
700 |
0 |
0 |
| T27 |
0 |
969 |
0 |
0 |
| T30 |
0 |
117 |
0 |
0 |
| T42 |
0 |
128 |
0 |
0 |
| T43 |
0 |
489 |
0 |
0 |
| T56 |
0 |
183 |
0 |
0 |
| T57 |
0 |
250 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
10711975 |
0 |
0 |
| T3 |
1617 |
1108 |
0 |
0 |
| T4 |
1087 |
685 |
0 |
0 |
| T5 |
2695 |
558 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
6983 |
0 |
0 |
| T8 |
13863 |
5625 |
0 |
0 |
| T9 |
7617 |
3188 |
0 |
0 |
| T10 |
9899 |
2911 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T16 |
0 |
598 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T45 |
0 |
848 |
0 |
0 |
| T46 |
0 |
6995 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
286927 |
0 |
0 |
| T3 |
1617 |
12 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
433 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
1064 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
700 |
0 |
0 |
| T27 |
0 |
969 |
0 |
0 |
| T30 |
0 |
117 |
0 |
0 |
| T42 |
0 |
128 |
0 |
0 |
| T43 |
0 |
489 |
0 |
0 |
| T56 |
0 |
183 |
0 |
0 |
| T57 |
0 |
250 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
6541 |
0 |
0 |
| T3 |
1617 |
1 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
16 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
19 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
22 |
0 |
0 |
| T27 |
0 |
29 |
0 |
0 |
| T30 |
0 |
4 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T43 |
0 |
19 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T57 |
0 |
3 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
286946 |
0 |
0 |
| T3 |
1617 |
12 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
433 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
1064 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
700 |
0 |
0 |
| T27 |
0 |
969 |
0 |
0 |
| T30 |
0 |
117 |
0 |
0 |
| T42 |
0 |
128 |
0 |
0 |
| T43 |
0 |
489 |
0 |
0 |
| T56 |
0 |
183 |
0 |
0 |
| T57 |
0 |
250 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
10711975 |
0 |
0 |
| T3 |
1617 |
1108 |
0 |
0 |
| T4 |
1087 |
685 |
0 |
0 |
| T5 |
2695 |
558 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
6983 |
0 |
0 |
| T8 |
13863 |
5625 |
0 |
0 |
| T9 |
7617 |
3188 |
0 |
0 |
| T10 |
9899 |
2911 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T16 |
0 |
598 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T45 |
0 |
848 |
0 |
0 |
| T46 |
0 |
6995 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25772134 |
286927 |
0 |
0 |
| T3 |
1617 |
12 |
0 |
0 |
| T4 |
1087 |
0 |
0 |
0 |
| T5 |
2695 |
0 |
0 |
0 |
| T6 |
1466 |
0 |
0 |
0 |
| T7 |
22643 |
433 |
0 |
0 |
| T8 |
13863 |
0 |
0 |
0 |
| T9 |
7617 |
0 |
0 |
0 |
| T10 |
9899 |
0 |
0 |
0 |
| T13 |
1033 |
0 |
0 |
0 |
| T15 |
0 |
1064 |
0 |
0 |
| T17 |
1129 |
0 |
0 |
0 |
| T25 |
0 |
700 |
0 |
0 |
| T27 |
0 |
969 |
0 |
0 |
| T30 |
0 |
117 |
0 |
0 |
| T42 |
0 |
128 |
0 |
0 |
| T43 |
0 |
489 |
0 |
0 |
| T56 |
0 |
183 |
0 |
0 |
| T57 |
0 |
250 |
0 |
0 |