Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T30,T56,T15 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
14389 |
0 |
0 |
T3 |
265 |
1 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
2 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
16 |
0 |
0 |
T8 |
1582 |
6 |
0 |
0 |
T9 |
1577 |
6 |
0 |
0 |
T10 |
1125 |
3 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T53 |
0 |
8 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
168547 |
0 |
0 |
T3 |
265 |
10 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
27 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
168 |
0 |
0 |
T8 |
1582 |
46 |
0 |
0 |
T9 |
1577 |
58 |
0 |
0 |
T10 |
1125 |
25 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
254 |
0 |
0 |
T45 |
0 |
52 |
0 |
0 |
T46 |
0 |
50 |
0 |
0 |
T53 |
0 |
58 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
14389 |
0 |
0 |
T3 |
265 |
1 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
2 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
16 |
0 |
0 |
T8 |
1582 |
6 |
0 |
0 |
T9 |
1577 |
6 |
0 |
0 |
T10 |
1125 |
3 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T53 |
0 |
8 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
168547 |
0 |
0 |
T3 |
265 |
10 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
27 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
168 |
0 |
0 |
T8 |
1582 |
46 |
0 |
0 |
T9 |
1577 |
58 |
0 |
0 |
T10 |
1125 |
25 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
254 |
0 |
0 |
T45 |
0 |
52 |
0 |
0 |
T46 |
0 |
50 |
0 |
0 |
T53 |
0 |
58 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
3439 |
0 |
0 |
T4 |
210 |
1 |
0 |
0 |
T5 |
1044 |
0 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
0 |
0 |
0 |
T8 |
1582 |
0 |
0 |
0 |
T9 |
1577 |
3 |
0 |
0 |
T10 |
1125 |
0 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T15 |
0 |
14 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
879 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T88 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
14389 |
0 |
0 |
T3 |
265 |
1 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
2 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
16 |
0 |
0 |
T8 |
1582 |
6 |
0 |
0 |
T9 |
1577 |
6 |
0 |
0 |
T10 |
1125 |
3 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
26 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T53 |
0 |
8 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5040629 |
168547 |
0 |
0 |
T3 |
265 |
10 |
0 |
0 |
T4 |
210 |
0 |
0 |
0 |
T5 |
1044 |
27 |
0 |
0 |
T6 |
507 |
0 |
0 |
0 |
T7 |
6904 |
168 |
0 |
0 |
T8 |
1582 |
46 |
0 |
0 |
T9 |
1577 |
58 |
0 |
0 |
T10 |
1125 |
25 |
0 |
0 |
T13 |
400 |
0 |
0 |
0 |
T17 |
352 |
0 |
0 |
0 |
T25 |
0 |
254 |
0 |
0 |
T45 |
0 |
52 |
0 |
0 |
T46 |
0 |
50 |
0 |
0 |
T53 |
0 |
58 |
0 |
0 |