Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29584457 |
88364 |
0 |
0 |
| T1 |
8314 |
26 |
0 |
0 |
| T2 |
4435 |
0 |
0 |
0 |
| T3 |
15646 |
0 |
0 |
0 |
| T4 |
1547 |
0 |
0 |
0 |
| T5 |
9846 |
36 |
0 |
0 |
| T6 |
1529 |
0 |
0 |
0 |
| T7 |
5993 |
22 |
0 |
0 |
| T8 |
3135 |
2 |
0 |
0 |
| T9 |
1718 |
6 |
0 |
0 |
| T10 |
3908 |
22 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
29584457 |
88486 |
0 |
0 |
| T1 |
8314 |
26 |
0 |
0 |
| T2 |
4435 |
0 |
0 |
0 |
| T3 |
15646 |
0 |
0 |
0 |
| T4 |
1547 |
0 |
0 |
0 |
| T5 |
9846 |
36 |
0 |
0 |
| T6 |
1529 |
0 |
0 |
0 |
| T7 |
5993 |
22 |
0 |
0 |
| T8 |
3135 |
5 |
0 |
0 |
| T9 |
1718 |
6 |
0 |
0 |
| T10 |
3908 |
22 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T44 |
0 |
8 |
0 |
0 |
| T45 |
0 |
4 |
0 |
0 |
| T46 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127300 |
44187 |
0 |
0 |
| T1 |
1552 |
13 |
0 |
0 |
| T2 |
458 |
0 |
0 |
0 |
| T3 |
626 |
0 |
0 |
0 |
| T4 |
291 |
0 |
0 |
0 |
| T5 |
2671 |
18 |
0 |
0 |
| T6 |
228 |
0 |
0 |
0 |
| T7 |
3021 |
11 |
0 |
0 |
| T8 |
283 |
1 |
0 |
0 |
| T9 |
642 |
3 |
0 |
0 |
| T10 |
1046 |
11 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24457157 |
44282 |
0 |
0 |
| T1 |
6762 |
13 |
0 |
0 |
| T2 |
3977 |
0 |
0 |
0 |
| T3 |
15020 |
0 |
0 |
0 |
| T4 |
1256 |
0 |
0 |
0 |
| T5 |
7175 |
18 |
0 |
0 |
| T6 |
1301 |
0 |
0 |
0 |
| T7 |
2972 |
11 |
0 |
0 |
| T8 |
2852 |
4 |
0 |
0 |
| T9 |
1076 |
3 |
0 |
0 |
| T10 |
2862 |
11 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T5,T7 |
| 1 | 1 | Covered | T1,T5,T7 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24457157 |
44177 |
0 |
0 |
| T1 |
6762 |
13 |
0 |
0 |
| T2 |
3977 |
0 |
0 |
0 |
| T3 |
15020 |
0 |
0 |
0 |
| T4 |
1256 |
0 |
0 |
0 |
| T5 |
7175 |
18 |
0 |
0 |
| T6 |
1301 |
0 |
0 |
0 |
| T7 |
2972 |
11 |
0 |
0 |
| T8 |
2852 |
1 |
0 |
0 |
| T9 |
1076 |
3 |
0 |
0 |
| T10 |
2862 |
11 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127300 |
44204 |
0 |
0 |
| T1 |
1552 |
13 |
0 |
0 |
| T2 |
458 |
0 |
0 |
0 |
| T3 |
626 |
0 |
0 |
0 |
| T4 |
291 |
0 |
0 |
0 |
| T5 |
2671 |
18 |
0 |
0 |
| T6 |
228 |
0 |
0 |
0 |
| T7 |
3021 |
11 |
0 |
0 |
| T8 |
283 |
1 |
0 |
0 |
| T9 |
642 |
3 |
0 |
0 |
| T10 |
1046 |
11 |
0 |
0 |
| T12 |
0 |
1 |
0 |
0 |
| T44 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
3 |
0 |
0 |