Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T24 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
6159 |
0 |
0 |
T1 |
82336 |
2 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
56 |
0 |
0 |
T7 |
1520 |
2 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
23 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
T37 |
0 |
19 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
270021 |
0 |
0 |
T1 |
82336 |
20 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
1821 |
0 |
0 |
T7 |
1520 |
151 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
419 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
439 |
0 |
0 |
T24 |
0 |
279 |
0 |
0 |
T36 |
0 |
928 |
0 |
0 |
T37 |
0 |
1409 |
0 |
0 |
T43 |
0 |
283 |
0 |
0 |
T72 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
9942318 |
0 |
0 |
T1 |
82336 |
36098 |
0 |
0 |
T2 |
3378 |
2109 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
848 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
85017 |
0 |
0 |
T7 |
1520 |
755 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
9828 |
0 |
0 |
T10 |
3008 |
90 |
0 |
0 |
T24 |
0 |
7321 |
0 |
0 |
T57 |
0 |
6251 |
0 |
0 |
T71 |
0 |
470 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
270055 |
0 |
0 |
T1 |
82336 |
20 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
1821 |
0 |
0 |
T7 |
1520 |
151 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
419 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
439 |
0 |
0 |
T24 |
0 |
281 |
0 |
0 |
T36 |
0 |
928 |
0 |
0 |
T37 |
0 |
1409 |
0 |
0 |
T43 |
0 |
283 |
0 |
0 |
T72 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
6159 |
0 |
0 |
T1 |
82336 |
2 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
56 |
0 |
0 |
T7 |
1520 |
2 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
23 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T24 |
0 |
13 |
0 |
0 |
T36 |
0 |
28 |
0 |
0 |
T37 |
0 |
19 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
270021 |
0 |
0 |
T1 |
82336 |
20 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
1821 |
0 |
0 |
T7 |
1520 |
151 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
419 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
439 |
0 |
0 |
T24 |
0 |
279 |
0 |
0 |
T36 |
0 |
928 |
0 |
0 |
T37 |
0 |
1409 |
0 |
0 |
T43 |
0 |
283 |
0 |
0 |
T72 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
9942318 |
0 |
0 |
T1 |
82336 |
36098 |
0 |
0 |
T2 |
3378 |
2109 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
848 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
85017 |
0 |
0 |
T7 |
1520 |
755 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
9828 |
0 |
0 |
T10 |
3008 |
90 |
0 |
0 |
T24 |
0 |
7321 |
0 |
0 |
T57 |
0 |
6251 |
0 |
0 |
T71 |
0 |
470 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24126326 |
270055 |
0 |
0 |
T1 |
82336 |
20 |
0 |
0 |
T2 |
3378 |
0 |
0 |
0 |
T3 |
15674 |
0 |
0 |
0 |
T4 |
1353 |
0 |
0 |
0 |
T5 |
5132 |
0 |
0 |
0 |
T6 |
186170 |
1821 |
0 |
0 |
T7 |
1520 |
151 |
0 |
0 |
T8 |
4023 |
0 |
0 |
0 |
T9 |
19268 |
419 |
0 |
0 |
T10 |
3008 |
0 |
0 |
0 |
T22 |
0 |
439 |
0 |
0 |
T24 |
0 |
281 |
0 |
0 |
T36 |
0 |
928 |
0 |
0 |
T37 |
0 |
1409 |
0 |
0 |
T43 |
0 |
283 |
0 |
0 |
T72 |
0 |
10 |
0 |
0 |