Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T7,T24 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
13412 |
0 |
0 |
T1 |
8889 |
38 |
0 |
0 |
T2 |
2172 |
10 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
122 |
0 |
0 |
T7 |
502 |
0 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
27 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
T57 |
0 |
6 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
162948 |
0 |
0 |
T1 |
8889 |
299 |
0 |
0 |
T2 |
2172 |
173 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
1235 |
0 |
0 |
T7 |
502 |
27 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
539 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
238 |
0 |
0 |
T36 |
0 |
271 |
0 |
0 |
T51 |
0 |
84 |
0 |
0 |
T57 |
0 |
46 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
13412 |
0 |
0 |
T1 |
8889 |
38 |
0 |
0 |
T2 |
2172 |
10 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
122 |
0 |
0 |
T7 |
502 |
0 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
27 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
T57 |
0 |
6 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
162948 |
0 |
0 |
T1 |
8889 |
299 |
0 |
0 |
T2 |
2172 |
173 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
1235 |
0 |
0 |
T7 |
502 |
27 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
539 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
238 |
0 |
0 |
T36 |
0 |
271 |
0 |
0 |
T51 |
0 |
84 |
0 |
0 |
T57 |
0 |
46 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
3305 |
0 |
0 |
T1 |
8889 |
5 |
0 |
0 |
T2 |
2172 |
0 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
2 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
51 |
0 |
0 |
T7 |
502 |
0 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
8 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T20 |
0 |
55 |
0 |
0 |
T21 |
0 |
54 |
0 |
0 |
T24 |
0 |
3 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T71 |
0 |
3 |
0 |
0 |
T73 |
0 |
10 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
13412 |
0 |
0 |
T1 |
8889 |
38 |
0 |
0 |
T2 |
2172 |
10 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
122 |
0 |
0 |
T7 |
502 |
0 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
27 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
14 |
0 |
0 |
T36 |
0 |
29 |
0 |
0 |
T37 |
0 |
23 |
0 |
0 |
T51 |
0 |
9 |
0 |
0 |
T57 |
0 |
6 |
0 |
0 |
T72 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4740920 |
162948 |
0 |
0 |
T1 |
8889 |
299 |
0 |
0 |
T2 |
2172 |
173 |
0 |
0 |
T3 |
200 |
0 |
0 |
0 |
T4 |
207 |
0 |
0 |
0 |
T5 |
677 |
0 |
0 |
0 |
T6 |
35686 |
1235 |
0 |
0 |
T7 |
502 |
27 |
0 |
0 |
T8 |
817 |
0 |
0 |
0 |
T9 |
13057 |
539 |
0 |
0 |
T10 |
240 |
0 |
0 |
0 |
T24 |
0 |
238 |
0 |
0 |
T36 |
0 |
271 |
0 |
0 |
T51 |
0 |
84 |
0 |
0 |
T57 |
0 |
46 |
0 |
0 |
T72 |
0 |
11 |
0 |
0 |