Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T7 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T12,T16,T46 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
14036 |
0 |
0 |
| T1 |
2045 |
10 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
13 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
14 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
1 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
33 |
0 |
0 |
| T38 |
0 |
21 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
| T83 |
0 |
2 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
189537 |
0 |
0 |
| T1 |
2045 |
96 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
175 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
132 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
20 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
520 |
0 |
0 |
| T46 |
0 |
32 |
0 |
0 |
| T61 |
0 |
22 |
0 |
0 |
| T81 |
0 |
7 |
0 |
0 |
| T82 |
0 |
46 |
0 |
0 |
| T83 |
0 |
18 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
14036 |
0 |
0 |
| T1 |
2045 |
10 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
13 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
14 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
1 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
33 |
0 |
0 |
| T38 |
0 |
21 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
| T83 |
0 |
2 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
189537 |
0 |
0 |
| T1 |
2045 |
96 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
175 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
132 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
20 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
520 |
0 |
0 |
| T46 |
0 |
32 |
0 |
0 |
| T61 |
0 |
22 |
0 |
0 |
| T81 |
0 |
7 |
0 |
0 |
| T82 |
0 |
46 |
0 |
0 |
| T83 |
0 |
18 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
3505 |
0 |
0 |
| T1 |
2045 |
1 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
6 |
0 |
0 |
| T7 |
236 |
5 |
0 |
0 |
| T8 |
2033 |
6 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
0 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
7 |
0 |
0 |
| T20 |
0 |
108 |
0 |
0 |
| T40 |
0 |
8 |
0 |
0 |
| T41 |
0 |
7 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
| T84 |
0 |
4 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
14036 |
0 |
0 |
| T1 |
2045 |
10 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
13 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
14 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
1 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
33 |
0 |
0 |
| T38 |
0 |
21 |
0 |
0 |
| T61 |
0 |
2 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
| T83 |
0 |
2 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5553133 |
189537 |
0 |
0 |
| T1 |
2045 |
96 |
0 |
0 |
| T2 |
237 |
0 |
0 |
0 |
| T3 |
8242 |
175 |
0 |
0 |
| T7 |
236 |
0 |
0 |
0 |
| T8 |
2033 |
132 |
0 |
0 |
| T9 |
226 |
0 |
0 |
0 |
| T10 |
217 |
0 |
0 |
0 |
| T11 |
378 |
0 |
0 |
0 |
| T12 |
304 |
20 |
0 |
0 |
| T13 |
488 |
0 |
0 |
0 |
| T16 |
0 |
520 |
0 |
0 |
| T46 |
0 |
32 |
0 |
0 |
| T61 |
0 |
22 |
0 |
0 |
| T81 |
0 |
7 |
0 |
0 |
| T82 |
0 |
46 |
0 |
0 |
| T83 |
0 |
18 |
0 |
0 |