Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T8,T10,T14 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T12,T13 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
13696 |
0 |
0 |
T8 |
1062 |
4 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
6 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
1 |
0 |
0 |
T13 |
10900 |
42 |
0 |
0 |
T14 |
305 |
0 |
0 |
0 |
T23 |
2170 |
9 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T58 |
0 |
10 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
164512 |
0 |
0 |
T8 |
1062 |
52 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
52 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
28 |
0 |
0 |
T13 |
10900 |
347 |
0 |
0 |
T14 |
305 |
18 |
0 |
0 |
T23 |
2170 |
71 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
31 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T45 |
0 |
31 |
0 |
0 |
T61 |
0 |
15 |
0 |
0 |
T80 |
0 |
15 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
13696 |
0 |
0 |
T8 |
1062 |
4 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
6 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
1 |
0 |
0 |
T13 |
10900 |
42 |
0 |
0 |
T14 |
305 |
0 |
0 |
0 |
T23 |
2170 |
9 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T58 |
0 |
10 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
164512 |
0 |
0 |
T8 |
1062 |
52 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
52 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
28 |
0 |
0 |
T13 |
10900 |
347 |
0 |
0 |
T14 |
305 |
18 |
0 |
0 |
T23 |
2170 |
71 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
31 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T45 |
0 |
31 |
0 |
0 |
T61 |
0 |
15 |
0 |
0 |
T80 |
0 |
15 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
3317 |
0 |
0 |
T8 |
1062 |
1 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
0 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
0 |
0 |
0 |
T13 |
10900 |
17 |
0 |
0 |
T14 |
305 |
0 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T23 |
2170 |
3 |
0 |
0 |
T24 |
0 |
22 |
0 |
0 |
T25 |
0 |
70 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T62 |
0 |
3 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
13696 |
0 |
0 |
T8 |
1062 |
4 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
6 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
1 |
0 |
0 |
T13 |
10900 |
42 |
0 |
0 |
T14 |
305 |
0 |
0 |
0 |
T23 |
2170 |
9 |
0 |
0 |
T24 |
0 |
178 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
3 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T58 |
0 |
10 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
164512 |
0 |
0 |
T8 |
1062 |
52 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
52 |
0 |
0 |
T11 |
303 |
0 |
0 |
0 |
T12 |
786 |
28 |
0 |
0 |
T13 |
10900 |
347 |
0 |
0 |
T14 |
305 |
18 |
0 |
0 |
T23 |
2170 |
71 |
0 |
0 |
T39 |
618 |
0 |
0 |
0 |
T40 |
0 |
31 |
0 |
0 |
T44 |
605 |
0 |
0 |
0 |
T45 |
0 |
31 |
0 |
0 |
T61 |
0 |
15 |
0 |
0 |
T80 |
0 |
15 |
0 |
0 |