Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29337062 |
84930 |
0 |
0 |
T1 |
4210 |
22 |
0 |
0 |
T2 |
1152 |
0 |
0 |
0 |
T3 |
5515 |
10 |
0 |
0 |
T4 |
5717 |
0 |
0 |
0 |
T5 |
15480 |
0 |
0 |
0 |
T6 |
2505 |
20 |
0 |
0 |
T7 |
5109 |
22 |
0 |
0 |
T8 |
4070 |
12 |
0 |
0 |
T9 |
2532 |
0 |
0 |
0 |
T10 |
10279 |
18 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
254 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
29337062 |
85051 |
0 |
0 |
T1 |
4210 |
22 |
0 |
0 |
T2 |
1152 |
0 |
0 |
0 |
T3 |
5515 |
10 |
0 |
0 |
T4 |
5717 |
0 |
0 |
0 |
T5 |
15480 |
0 |
0 |
0 |
T6 |
2505 |
20 |
0 |
0 |
T7 |
5109 |
22 |
0 |
0 |
T8 |
4070 |
12 |
0 |
0 |
T9 |
2532 |
0 |
0 |
0 |
T10 |
10279 |
18 |
0 |
0 |
T12 |
0 |
6 |
0 |
0 |
T13 |
0 |
254 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T23 |
0 |
40 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
42468 |
0 |
0 |
T1 |
1107 |
11 |
0 |
0 |
T2 |
284 |
0 |
0 |
0 |
T3 |
374 |
5 |
0 |
0 |
T4 |
1347 |
0 |
0 |
0 |
T5 |
350 |
0 |
0 |
0 |
T6 |
563 |
10 |
0 |
0 |
T7 |
829 |
11 |
0 |
0 |
T8 |
1062 |
6 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
9 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
127 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24498855 |
42563 |
0 |
0 |
T1 |
3103 |
11 |
0 |
0 |
T2 |
868 |
0 |
0 |
0 |
T3 |
5141 |
5 |
0 |
0 |
T4 |
4370 |
0 |
0 |
0 |
T5 |
15130 |
0 |
0 |
0 |
T6 |
1942 |
10 |
0 |
0 |
T7 |
4280 |
11 |
0 |
0 |
T8 |
3008 |
6 |
0 |
0 |
T9 |
2334 |
0 |
0 |
0 |
T10 |
9369 |
9 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
127 |
0 |
0 |
T14 |
0 |
4 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T3,T6,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T3,T6,T8 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24498855 |
42462 |
0 |
0 |
T1 |
3103 |
11 |
0 |
0 |
T2 |
868 |
0 |
0 |
0 |
T3 |
5141 |
5 |
0 |
0 |
T4 |
4370 |
0 |
0 |
0 |
T5 |
15130 |
0 |
0 |
0 |
T6 |
1942 |
10 |
0 |
0 |
T7 |
4280 |
11 |
0 |
0 |
T8 |
3008 |
6 |
0 |
0 |
T9 |
2334 |
0 |
0 |
0 |
T10 |
9369 |
9 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
127 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4838207 |
42488 |
0 |
0 |
T1 |
1107 |
11 |
0 |
0 |
T2 |
284 |
0 |
0 |
0 |
T3 |
374 |
5 |
0 |
0 |
T4 |
1347 |
0 |
0 |
0 |
T5 |
350 |
0 |
0 |
0 |
T6 |
563 |
10 |
0 |
0 |
T7 |
829 |
11 |
0 |
0 |
T8 |
1062 |
6 |
0 |
0 |
T9 |
198 |
0 |
0 |
0 |
T10 |
910 |
9 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
0 |
127 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T23 |
0 |
20 |
0 |
0 |