Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T7 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
15150 |
0 |
0 |
| T1 |
5741 |
25 |
0 |
0 |
| T2 |
69060 |
253 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
22 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
23 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
26 |
0 |
0 |
| T32 |
0 |
23 |
0 |
0 |
| T33 |
0 |
26 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T60 |
0 |
6 |
0 |
0 |
| T78 |
0 |
3 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
188053 |
0 |
0 |
| T1 |
5741 |
206 |
0 |
0 |
| T2 |
69060 |
2595 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
217 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
594 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
346 |
0 |
0 |
| T32 |
0 |
177 |
0 |
0 |
| T33 |
0 |
210 |
0 |
0 |
| T55 |
0 |
25 |
0 |
0 |
| T60 |
0 |
58 |
0 |
0 |
| T78 |
0 |
27 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
15150 |
0 |
0 |
| T1 |
5741 |
25 |
0 |
0 |
| T2 |
69060 |
253 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
22 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
23 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
26 |
0 |
0 |
| T32 |
0 |
23 |
0 |
0 |
| T33 |
0 |
26 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T60 |
0 |
6 |
0 |
0 |
| T78 |
0 |
3 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
188053 |
0 |
0 |
| T1 |
5741 |
206 |
0 |
0 |
| T2 |
69060 |
2595 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
217 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
594 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
346 |
0 |
0 |
| T32 |
0 |
177 |
0 |
0 |
| T33 |
0 |
210 |
0 |
0 |
| T55 |
0 |
25 |
0 |
0 |
| T60 |
0 |
58 |
0 |
0 |
| T78 |
0 |
27 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
3824 |
0 |
0 |
| T2 |
69060 |
83 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
2 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
6 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T11 |
0 |
12 |
0 |
0 |
| T17 |
0 |
93 |
0 |
0 |
| T19 |
533 |
0 |
0 |
0 |
| T20 |
0 |
1 |
0 |
0 |
| T41 |
0 |
3 |
0 |
0 |
| T46 |
0 |
8 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
15150 |
0 |
0 |
| T1 |
5741 |
25 |
0 |
0 |
| T2 |
69060 |
253 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
22 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
23 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
26 |
0 |
0 |
| T32 |
0 |
23 |
0 |
0 |
| T33 |
0 |
26 |
0 |
0 |
| T55 |
0 |
3 |
0 |
0 |
| T60 |
0 |
6 |
0 |
0 |
| T78 |
0 |
3 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5575560 |
188053 |
0 |
0 |
| T1 |
5741 |
206 |
0 |
0 |
| T2 |
69060 |
2595 |
0 |
0 |
| T3 |
203 |
0 |
0 |
0 |
| T4 |
739 |
0 |
0 |
0 |
| T5 |
6881 |
217 |
0 |
0 |
| T6 |
675 |
0 |
0 |
0 |
| T7 |
19789 |
594 |
0 |
0 |
| T8 |
430 |
0 |
0 |
0 |
| T9 |
191 |
0 |
0 |
0 |
| T10 |
456 |
0 |
0 |
0 |
| T20 |
0 |
346 |
0 |
0 |
| T32 |
0 |
177 |
0 |
0 |
| T33 |
0 |
210 |
0 |
0 |
| T55 |
0 |
25 |
0 |
0 |
| T60 |
0 |
58 |
0 |
0 |
| T78 |
0 |
27 |
0 |
0 |