Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T3,T6,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
6625 |
0 |
0 |
T1 |
33727 |
23 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
43 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
2 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
22 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T24 |
0 |
24 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
270710 |
0 |
0 |
T1 |
33727 |
852 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
3164 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
270 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
470 |
0 |
0 |
T14 |
0 |
654 |
0 |
0 |
T23 |
0 |
375 |
0 |
0 |
T24 |
0 |
729 |
0 |
0 |
T27 |
0 |
491 |
0 |
0 |
T38 |
0 |
664 |
0 |
0 |
T63 |
0 |
15 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
10445792 |
0 |
0 |
T1 |
33727 |
17649 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
106627 |
0 |
0 |
T4 |
4726 |
2624 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
918 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
12136 |
0 |
0 |
T13 |
0 |
1020 |
0 |
0 |
T14 |
0 |
22989 |
0 |
0 |
T27 |
0 |
9381 |
0 |
0 |
T28 |
0 |
1243 |
0 |
0 |
T30 |
0 |
1062 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
270695 |
0 |
0 |
T1 |
33727 |
852 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
3164 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
270 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
470 |
0 |
0 |
T14 |
0 |
654 |
0 |
0 |
T23 |
0 |
375 |
0 |
0 |
T24 |
0 |
729 |
0 |
0 |
T27 |
0 |
491 |
0 |
0 |
T38 |
0 |
664 |
0 |
0 |
T63 |
0 |
15 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
6625 |
0 |
0 |
T1 |
33727 |
23 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
43 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
2 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
22 |
0 |
0 |
T14 |
0 |
11 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T24 |
0 |
24 |
0 |
0 |
T27 |
0 |
22 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
270710 |
0 |
0 |
T1 |
33727 |
852 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
3164 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
270 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
470 |
0 |
0 |
T14 |
0 |
654 |
0 |
0 |
T23 |
0 |
375 |
0 |
0 |
T24 |
0 |
729 |
0 |
0 |
T27 |
0 |
491 |
0 |
0 |
T38 |
0 |
664 |
0 |
0 |
T63 |
0 |
15 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
10445792 |
0 |
0 |
T1 |
33727 |
17649 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
106627 |
0 |
0 |
T4 |
4726 |
2624 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
918 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
12136 |
0 |
0 |
T13 |
0 |
1020 |
0 |
0 |
T14 |
0 |
22989 |
0 |
0 |
T27 |
0 |
9381 |
0 |
0 |
T28 |
0 |
1243 |
0 |
0 |
T30 |
0 |
1062 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25131773 |
270695 |
0 |
0 |
T1 |
33727 |
852 |
0 |
0 |
T2 |
1689 |
0 |
0 |
0 |
T3 |
220486 |
3164 |
0 |
0 |
T4 |
4726 |
0 |
0 |
0 |
T5 |
877 |
0 |
0 |
0 |
T6 |
2108 |
270 |
0 |
0 |
T7 |
6046 |
0 |
0 |
0 |
T8 |
4638 |
0 |
0 |
0 |
T9 |
1995 |
0 |
0 |
0 |
T10 |
26273 |
470 |
0 |
0 |
T14 |
0 |
654 |
0 |
0 |
T23 |
0 |
375 |
0 |
0 |
T24 |
0 |
729 |
0 |
0 |
T27 |
0 |
491 |
0 |
0 |
T38 |
0 |
664 |
0 |
0 |
T63 |
0 |
15 |
0 |
0 |