Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T8 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
5953 |
0 |
0 |
T1 |
23931 |
3 |
0 |
0 |
T2 |
22523 |
2 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
18 |
0 |
0 |
T5 |
18091 |
24 |
0 |
0 |
T6 |
91725 |
10 |
0 |
0 |
T7 |
13686 |
13 |
0 |
0 |
T8 |
2993 |
1 |
0 |
0 |
T9 |
7166 |
8 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
247815 |
0 |
0 |
T1 |
23931 |
245 |
0 |
0 |
T2 |
22523 |
24 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
515 |
0 |
0 |
T5 |
18091 |
666 |
0 |
0 |
T6 |
91725 |
492 |
0 |
0 |
T7 |
13686 |
239 |
0 |
0 |
T8 |
2993 |
217 |
0 |
0 |
T9 |
7166 |
170 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
53 |
0 |
0 |
T44 |
0 |
356 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
9899351 |
0 |
0 |
T1 |
23931 |
4563 |
0 |
0 |
T2 |
22523 |
6719 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
13601 |
0 |
0 |
T5 |
18091 |
8877 |
0 |
0 |
T6 |
91725 |
29083 |
0 |
0 |
T7 |
13686 |
4346 |
0 |
0 |
T8 |
2993 |
125 |
0 |
0 |
T9 |
7166 |
3581 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
1463 |
0 |
0 |
T55 |
0 |
3282 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
247819 |
0 |
0 |
T1 |
23931 |
245 |
0 |
0 |
T2 |
22523 |
24 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
515 |
0 |
0 |
T5 |
18091 |
666 |
0 |
0 |
T6 |
91725 |
492 |
0 |
0 |
T7 |
13686 |
239 |
0 |
0 |
T8 |
2993 |
217 |
0 |
0 |
T9 |
7166 |
170 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
53 |
0 |
0 |
T44 |
0 |
356 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
5953 |
0 |
0 |
T1 |
23931 |
3 |
0 |
0 |
T2 |
22523 |
2 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
18 |
0 |
0 |
T5 |
18091 |
24 |
0 |
0 |
T6 |
91725 |
10 |
0 |
0 |
T7 |
13686 |
13 |
0 |
0 |
T8 |
2993 |
1 |
0 |
0 |
T9 |
7166 |
8 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
247815 |
0 |
0 |
T1 |
23931 |
245 |
0 |
0 |
T2 |
22523 |
24 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
515 |
0 |
0 |
T5 |
18091 |
666 |
0 |
0 |
T6 |
91725 |
492 |
0 |
0 |
T7 |
13686 |
239 |
0 |
0 |
T8 |
2993 |
217 |
0 |
0 |
T9 |
7166 |
170 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
53 |
0 |
0 |
T44 |
0 |
356 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
9899351 |
0 |
0 |
T1 |
23931 |
4563 |
0 |
0 |
T2 |
22523 |
6719 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
13601 |
0 |
0 |
T5 |
18091 |
8877 |
0 |
0 |
T6 |
91725 |
29083 |
0 |
0 |
T7 |
13686 |
4346 |
0 |
0 |
T8 |
2993 |
125 |
0 |
0 |
T9 |
7166 |
3581 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
1463 |
0 |
0 |
T55 |
0 |
3282 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24239359 |
247819 |
0 |
0 |
T1 |
23931 |
245 |
0 |
0 |
T2 |
22523 |
24 |
0 |
0 |
T3 |
1010 |
0 |
0 |
0 |
T4 |
30438 |
515 |
0 |
0 |
T5 |
18091 |
666 |
0 |
0 |
T6 |
91725 |
492 |
0 |
0 |
T7 |
13686 |
239 |
0 |
0 |
T8 |
2993 |
217 |
0 |
0 |
T9 |
7166 |
170 |
0 |
0 |
T10 |
1205 |
0 |
0 |
0 |
T35 |
0 |
53 |
0 |
0 |
T44 |
0 |
356 |
0 |
0 |