Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T6,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T6,T8,T44 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
5907 |
0 |
0 |
T6 |
3014 |
2 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
1 |
0 |
0 |
T9 |
2272 |
1 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
21 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
27 |
0 |
0 |
T26 |
37546 |
20 |
0 |
0 |
T39 |
0 |
21 |
0 |
0 |
T44 |
1879 |
3 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
239517 |
0 |
0 |
T6 |
3014 |
394 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
125 |
0 |
0 |
T9 |
2272 |
14 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
441 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
404 |
0 |
0 |
T26 |
37546 |
762 |
0 |
0 |
T39 |
0 |
510 |
0 |
0 |
T44 |
1879 |
296 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
T77 |
0 |
1163 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
8958928 |
0 |
0 |
T3 |
1889 |
748 |
0 |
0 |
T4 |
639 |
0 |
0 |
0 |
T5 |
5290 |
0 |
0 |
0 |
T6 |
3014 |
308 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
834 |
0 |
0 |
T9 |
2272 |
1459 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
11258 |
0 |
0 |
T15 |
0 |
489 |
0 |
0 |
T26 |
0 |
17478 |
0 |
0 |
T44 |
0 |
242 |
0 |
0 |
T54 |
0 |
2911 |
0 |
0 |
T55 |
0 |
6107 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
239513 |
0 |
0 |
T6 |
3014 |
394 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
125 |
0 |
0 |
T9 |
2272 |
14 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
441 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
404 |
0 |
0 |
T26 |
37546 |
762 |
0 |
0 |
T39 |
0 |
510 |
0 |
0 |
T44 |
1879 |
296 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
T77 |
0 |
1163 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
5907 |
0 |
0 |
T6 |
3014 |
2 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
1 |
0 |
0 |
T9 |
2272 |
1 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
21 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
27 |
0 |
0 |
T26 |
37546 |
20 |
0 |
0 |
T39 |
0 |
21 |
0 |
0 |
T44 |
1879 |
3 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
239517 |
0 |
0 |
T6 |
3014 |
394 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
125 |
0 |
0 |
T9 |
2272 |
14 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
441 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
404 |
0 |
0 |
T26 |
37546 |
762 |
0 |
0 |
T39 |
0 |
510 |
0 |
0 |
T44 |
1879 |
296 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
T77 |
0 |
1163 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
8958928 |
0 |
0 |
T3 |
1889 |
748 |
0 |
0 |
T4 |
639 |
0 |
0 |
0 |
T5 |
5290 |
0 |
0 |
0 |
T6 |
3014 |
308 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
834 |
0 |
0 |
T9 |
2272 |
1459 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
11258 |
0 |
0 |
T15 |
0 |
489 |
0 |
0 |
T26 |
0 |
17478 |
0 |
0 |
T44 |
0 |
242 |
0 |
0 |
T54 |
0 |
2911 |
0 |
0 |
T55 |
0 |
6107 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21926035 |
239513 |
0 |
0 |
T6 |
3014 |
394 |
0 |
0 |
T7 |
3011 |
0 |
0 |
0 |
T8 |
2294 |
125 |
0 |
0 |
T9 |
2272 |
14 |
0 |
0 |
T10 |
2939 |
0 |
0 |
0 |
T11 |
15372 |
0 |
0 |
0 |
T14 |
20795 |
441 |
0 |
0 |
T15 |
3357 |
0 |
0 |
0 |
T16 |
0 |
404 |
0 |
0 |
T26 |
37546 |
762 |
0 |
0 |
T39 |
0 |
510 |
0 |
0 |
T44 |
1879 |
296 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
T77 |
0 |
1163 |
0 |
0 |