Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T3,T6,T8 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T8,T44 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
13093 |
0 |
0 |
| T3 |
2346 |
2 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
0 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
0 |
0 |
0 |
| T9 |
205 |
1 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
28 |
0 |
0 |
| T26 |
0 |
24 |
0 |
0 |
| T39 |
0 |
27 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T60 |
0 |
8 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T78 |
0 |
4 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
170569 |
0 |
0 |
| T3 |
2346 |
65 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
16 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
8 |
0 |
0 |
| T9 |
205 |
7 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
357 |
0 |
0 |
| T26 |
0 |
213 |
0 |
0 |
| T44 |
0 |
28 |
0 |
0 |
| T54 |
0 |
46 |
0 |
0 |
| T55 |
0 |
49 |
0 |
0 |
| T76 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
13093 |
0 |
0 |
| T3 |
2346 |
2 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
0 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
0 |
0 |
0 |
| T9 |
205 |
1 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
28 |
0 |
0 |
| T26 |
0 |
24 |
0 |
0 |
| T39 |
0 |
27 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T60 |
0 |
8 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T78 |
0 |
4 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
170569 |
0 |
0 |
| T3 |
2346 |
65 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
16 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
8 |
0 |
0 |
| T9 |
205 |
7 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
357 |
0 |
0 |
| T26 |
0 |
213 |
0 |
0 |
| T44 |
0 |
28 |
0 |
0 |
| T54 |
0 |
46 |
0 |
0 |
| T55 |
0 |
49 |
0 |
0 |
| T76 |
0 |
7 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
3457 |
0 |
0 |
| T3 |
2346 |
1 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
0 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
0 |
0 |
0 |
| T9 |
205 |
0 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
0 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
47 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T24 |
0 |
14 |
0 |
0 |
| T39 |
0 |
1 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
| T79 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
13093 |
0 |
0 |
| T3 |
2346 |
2 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
0 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
0 |
0 |
0 |
| T9 |
205 |
1 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
28 |
0 |
0 |
| T26 |
0 |
24 |
0 |
0 |
| T39 |
0 |
27 |
0 |
0 |
| T54 |
0 |
5 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T60 |
0 |
8 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T78 |
0 |
4 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5112193 |
170569 |
0 |
0 |
| T3 |
2346 |
65 |
0 |
0 |
| T4 |
327 |
0 |
0 |
0 |
| T5 |
404 |
0 |
0 |
0 |
| T6 |
293 |
16 |
0 |
0 |
| T7 |
1056 |
0 |
0 |
0 |
| T8 |
400 |
8 |
0 |
0 |
| T9 |
205 |
7 |
0 |
0 |
| T10 |
1071 |
0 |
0 |
0 |
| T11 |
372 |
0 |
0 |
0 |
| T14 |
7619 |
357 |
0 |
0 |
| T26 |
0 |
213 |
0 |
0 |
| T44 |
0 |
28 |
0 |
0 |
| T54 |
0 |
46 |
0 |
0 |
| T55 |
0 |
49 |
0 |
0 |
| T76 |
0 |
7 |
0 |
0 |