Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T37 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
6142 |
0 |
0 |
T2 |
59018 |
22 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
49 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T20 |
0 |
100 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
1515 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T77 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
262534 |
0 |
0 |
T2 |
59018 |
1259 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
1254 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
3547 |
0 |
0 |
T20 |
0 |
3581 |
0 |
0 |
T22 |
0 |
341 |
0 |
0 |
T33 |
0 |
254 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
T37 |
1515 |
220 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T77 |
0 |
431 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
9828194 |
0 |
0 |
T1 |
763 |
42 |
0 |
0 |
T2 |
59018 |
27712 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
71177 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
1544 |
0 |
0 |
T14 |
0 |
140705 |
0 |
0 |
T22 |
0 |
7478 |
0 |
0 |
T33 |
0 |
3460 |
0 |
0 |
T37 |
0 |
857 |
0 |
0 |
T41 |
0 |
2132 |
0 |
0 |
T62 |
0 |
3753 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
262534 |
0 |
0 |
T2 |
59018 |
1259 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
1251 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
3547 |
0 |
0 |
T20 |
0 |
3581 |
0 |
0 |
T22 |
0 |
341 |
0 |
0 |
T33 |
0 |
254 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
T37 |
1515 |
220 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T77 |
0 |
431 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
6142 |
0 |
0 |
T2 |
59018 |
22 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
49 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
92 |
0 |
0 |
T20 |
0 |
100 |
0 |
0 |
T22 |
0 |
18 |
0 |
0 |
T33 |
0 |
6 |
0 |
0 |
T35 |
0 |
2 |
0 |
0 |
T37 |
1515 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T77 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
262534 |
0 |
0 |
T2 |
59018 |
1259 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
1254 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
3547 |
0 |
0 |
T20 |
0 |
3581 |
0 |
0 |
T22 |
0 |
341 |
0 |
0 |
T33 |
0 |
254 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
T37 |
1515 |
220 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T77 |
0 |
431 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
9828194 |
0 |
0 |
T1 |
763 |
42 |
0 |
0 |
T2 |
59018 |
27712 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
71177 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
1544 |
0 |
0 |
T14 |
0 |
140705 |
0 |
0 |
T22 |
0 |
7478 |
0 |
0 |
T33 |
0 |
3460 |
0 |
0 |
T37 |
0 |
857 |
0 |
0 |
T41 |
0 |
2132 |
0 |
0 |
T62 |
0 |
3753 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23957706 |
262534 |
0 |
0 |
T2 |
59018 |
1259 |
0 |
0 |
T3 |
1979 |
0 |
0 |
0 |
T4 |
148985 |
1251 |
0 |
0 |
T5 |
1365 |
0 |
0 |
0 |
T6 |
2087 |
0 |
0 |
0 |
T7 |
1717 |
0 |
0 |
0 |
T8 |
1809 |
0 |
0 |
0 |
T9 |
1850 |
0 |
0 |
0 |
T10 |
6404 |
0 |
0 |
0 |
T14 |
0 |
3547 |
0 |
0 |
T20 |
0 |
3581 |
0 |
0 |
T22 |
0 |
341 |
0 |
0 |
T33 |
0 |
254 |
0 |
0 |
T35 |
0 |
100 |
0 |
0 |
T37 |
1515 |
220 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T77 |
0 |
431 |
0 |
0 |