Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T4
01CoveredT1,T2,T3
10CoveredT2,T4,T37

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 23957706 6142 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 23957706 262534 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 23957706 9828194 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 23957706 262534 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 23957706 6142 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 23957706 262534 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 23957706 9828194 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 23957706 262534 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 6142 0 0
T2 59018 22 0 0
T3 1979 0 0 0
T4 148985 49 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 92 0 0
T20 0 100 0 0
T22 0 18 0 0
T33 0 6 0 0
T35 0 2 0 0
T37 1515 3 0 0
T41 0 2 0 0
T77 0 10 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 262534 0 0
T2 59018 1259 0 0
T3 1979 0 0 0
T4 148985 1254 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 3547 0 0
T20 0 3581 0 0
T22 0 341 0 0
T33 0 254 0 0
T35 0 100 0 0
T37 1515 220 0 0
T41 0 22 0 0
T77 0 431 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 9828194 0 0
T1 763 42 0 0
T2 59018 27712 0 0
T3 1979 0 0 0
T4 148985 71177 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 1544 0 0
T14 0 140705 0 0
T22 0 7478 0 0
T33 0 3460 0 0
T37 0 857 0 0
T41 0 2132 0 0
T62 0 3753 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 262534 0 0
T2 59018 1259 0 0
T3 1979 0 0 0
T4 148985 1251 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 3547 0 0
T20 0 3581 0 0
T22 0 341 0 0
T33 0 254 0 0
T35 0 100 0 0
T37 1515 220 0 0
T41 0 22 0 0
T77 0 431 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 6142 0 0
T2 59018 22 0 0
T3 1979 0 0 0
T4 148985 49 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 92 0 0
T20 0 100 0 0
T22 0 18 0 0
T33 0 6 0 0
T35 0 2 0 0
T37 1515 3 0 0
T41 0 2 0 0
T77 0 10 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 262534 0 0
T2 59018 1259 0 0
T3 1979 0 0 0
T4 148985 1254 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 3547 0 0
T20 0 3581 0 0
T22 0 341 0 0
T33 0 254 0 0
T35 0 100 0 0
T37 1515 220 0 0
T41 0 22 0 0
T77 0 431 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 9828194 0 0
T1 763 42 0 0
T2 59018 27712 0 0
T3 1979 0 0 0
T4 148985 71177 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 1544 0 0
T14 0 140705 0 0
T22 0 7478 0 0
T33 0 3460 0 0
T37 0 857 0 0
T41 0 2132 0 0
T62 0 3753 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23957706 262534 0 0
T2 59018 1259 0 0
T3 1979 0 0 0
T4 148985 1251 0 0
T5 1365 0 0 0
T6 2087 0 0 0
T7 1717 0 0 0
T8 1809 0 0 0
T9 1850 0 0 0
T10 6404 0 0 0
T14 0 3547 0 0
T20 0 3581 0 0
T22 0 341 0 0
T33 0 254 0 0
T35 0 100 0 0
T37 1515 220 0 0
T41 0 22 0 0
T77 0 431 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%