Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT1,T2,T3
10CoveredT2,T4,T15

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 25177659 6782 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 25177659 283752 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 25177659 10517397 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 25177659 283757 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 25177659 6782 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 25177659 283752 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 25177659 10517397 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 25177659 283757 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 6782 0 0
T1 62533 28 0 0
T2 255015 55 0 0
T3 1328 1 0 0
T4 54052 26 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 76 0 0
T16 0 96 0 0
T37 0 19 0 0
T38 0 19 0 0
T48 0 17 0 0
T84 0 1 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 283752 0 0
T1 62533 1829 0 0
T2 255015 1836 0 0
T3 1328 13 0 0
T4 54052 1734 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 3751 0 0
T16 0 3685 0 0
T37 0 453 0 0
T38 0 703 0 0
T48 0 385 0 0
T84 0 11 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 10517397 0 0
T1 62533 36800 0 0
T2 255015 116950 0 0
T3 1328 1111 0 0
T4 54052 31527 0 0
T5 710 0 0 0
T6 4288 1327 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 220730 0 0
T61 0 1746 0 0
T62 0 2825 0 0
T83 0 1395 0 0
T84 0 1198 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 283757 0 0
T1 62533 1829 0 0
T2 255015 1844 0 0
T3 1328 13 0 0
T4 54052 1734 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 3749 0 0
T16 0 3687 0 0
T37 0 453 0 0
T38 0 703 0 0
T48 0 385 0 0
T84 0 11 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 6782 0 0
T1 62533 28 0 0
T2 255015 55 0 0
T3 1328 1 0 0
T4 54052 26 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 76 0 0
T16 0 96 0 0
T37 0 19 0 0
T38 0 19 0 0
T48 0 17 0 0
T84 0 1 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 283752 0 0
T1 62533 1829 0 0
T2 255015 1836 0 0
T3 1328 13 0 0
T4 54052 1734 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 3751 0 0
T16 0 3685 0 0
T37 0 453 0 0
T38 0 703 0 0
T48 0 385 0 0
T84 0 11 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 10517397 0 0
T1 62533 36800 0 0
T2 255015 116950 0 0
T3 1328 1111 0 0
T4 54052 31527 0 0
T5 710 0 0 0
T6 4288 1327 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 220730 0 0
T61 0 1746 0 0
T62 0 2825 0 0
T83 0 1395 0 0
T84 0 1198 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 25177659 283757 0 0
T1 62533 1829 0 0
T2 255015 1844 0 0
T3 1328 13 0 0
T4 54052 1734 0 0
T5 710 0 0 0
T6 4288 0 0 0
T7 1259 0 0 0
T8 922 0 0 0
T9 4884 0 0 0
T10 1995 0 0 0
T15 0 3749 0 0
T16 0 3687 0 0
T37 0 453 0 0
T38 0 703 0 0
T48 0 385 0 0
T84 0 11 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%