Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T15 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
15269 |
0 |
0 |
T1 |
5829 |
30 |
0 |
0 |
T2 |
50701 |
196 |
0 |
0 |
T3 |
1074 |
1 |
0 |
0 |
T4 |
6119 |
30 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
6 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
275 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
197549 |
0 |
0 |
T1 |
5829 |
237 |
0 |
0 |
T2 |
50701 |
1801 |
0 |
0 |
T3 |
1074 |
23 |
0 |
0 |
T4 |
6119 |
251 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
83 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
2536 |
0 |
0 |
T61 |
0 |
18 |
0 |
0 |
T62 |
0 |
108 |
0 |
0 |
T83 |
0 |
7 |
0 |
0 |
T84 |
0 |
14 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
15269 |
0 |
0 |
T1 |
5829 |
30 |
0 |
0 |
T2 |
50701 |
196 |
0 |
0 |
T3 |
1074 |
1 |
0 |
0 |
T4 |
6119 |
30 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
6 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
275 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
197549 |
0 |
0 |
T1 |
5829 |
237 |
0 |
0 |
T2 |
50701 |
1801 |
0 |
0 |
T3 |
1074 |
23 |
0 |
0 |
T4 |
6119 |
251 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
83 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
2536 |
0 |
0 |
T61 |
0 |
18 |
0 |
0 |
T62 |
0 |
108 |
0 |
0 |
T83 |
0 |
7 |
0 |
0 |
T84 |
0 |
14 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
3738 |
0 |
0 |
T2 |
50701 |
41 |
0 |
0 |
T3 |
1074 |
0 |
0 |
0 |
T4 |
6119 |
0 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
0 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
65 |
0 |
0 |
T16 |
0 |
108 |
0 |
0 |
T40 |
349 |
0 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T85 |
0 |
5 |
0 |
0 |
T86 |
0 |
5 |
0 |
0 |
T87 |
0 |
14 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
15269 |
0 |
0 |
T1 |
5829 |
30 |
0 |
0 |
T2 |
50701 |
196 |
0 |
0 |
T3 |
1074 |
1 |
0 |
0 |
T4 |
6119 |
30 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
6 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
275 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5443331 |
197549 |
0 |
0 |
T1 |
5829 |
237 |
0 |
0 |
T2 |
50701 |
1801 |
0 |
0 |
T3 |
1074 |
23 |
0 |
0 |
T4 |
6119 |
251 |
0 |
0 |
T5 |
241 |
0 |
0 |
0 |
T6 |
2138 |
83 |
0 |
0 |
T7 |
217 |
0 |
0 |
0 |
T8 |
300 |
0 |
0 |
0 |
T9 |
357 |
0 |
0 |
0 |
T10 |
410 |
0 |
0 |
0 |
T15 |
0 |
2536 |
0 |
0 |
T61 |
0 |
18 |
0 |
0 |
T62 |
0 |
108 |
0 |
0 |
T83 |
0 |
7 |
0 |
0 |
T84 |
0 |
14 |
0 |
0 |