Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T4,T6 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
6239 |
0 |
0 |
T2 |
57944 |
21 |
0 |
0 |
T3 |
54058 |
17 |
0 |
0 |
T4 |
70468 |
20 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
25 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
26 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
4 |
0 |
0 |
T13 |
0 |
54 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T21 |
0 |
21 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
250600 |
0 |
0 |
T2 |
57944 |
1261 |
0 |
0 |
T3 |
54058 |
713 |
0 |
0 |
T4 |
70468 |
465 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
512 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
617 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
67 |
0 |
0 |
T13 |
0 |
2136 |
0 |
0 |
T14 |
0 |
3349 |
0 |
0 |
T21 |
0 |
466 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
9514419 |
0 |
0 |
T2 |
57944 |
28498 |
0 |
0 |
T3 |
54058 |
23382 |
0 |
0 |
T4 |
70468 |
31514 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
6011 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
10406 |
0 |
0 |
T9 |
6963 |
3530 |
0 |
0 |
T10 |
3027 |
1183 |
0 |
0 |
T13 |
0 |
119632 |
0 |
0 |
T52 |
4959 |
2790 |
0 |
0 |
T77 |
0 |
1019 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
250581 |
0 |
0 |
T2 |
57944 |
1261 |
0 |
0 |
T3 |
54058 |
713 |
0 |
0 |
T4 |
70468 |
465 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
512 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
617 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
67 |
0 |
0 |
T13 |
0 |
2136 |
0 |
0 |
T14 |
0 |
3349 |
0 |
0 |
T21 |
0 |
466 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
6239 |
0 |
0 |
T2 |
57944 |
21 |
0 |
0 |
T3 |
54058 |
17 |
0 |
0 |
T4 |
70468 |
20 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
25 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
26 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
4 |
0 |
0 |
T13 |
0 |
54 |
0 |
0 |
T14 |
0 |
55 |
0 |
0 |
T21 |
0 |
21 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
250600 |
0 |
0 |
T2 |
57944 |
1261 |
0 |
0 |
T3 |
54058 |
713 |
0 |
0 |
T4 |
70468 |
465 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
512 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
617 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
67 |
0 |
0 |
T13 |
0 |
2136 |
0 |
0 |
T14 |
0 |
3349 |
0 |
0 |
T21 |
0 |
466 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
9514419 |
0 |
0 |
T2 |
57944 |
28498 |
0 |
0 |
T3 |
54058 |
23382 |
0 |
0 |
T4 |
70468 |
31514 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
6011 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
10406 |
0 |
0 |
T9 |
6963 |
3530 |
0 |
0 |
T10 |
3027 |
1183 |
0 |
0 |
T13 |
0 |
119632 |
0 |
0 |
T52 |
4959 |
2790 |
0 |
0 |
T77 |
0 |
1019 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22922925 |
250581 |
0 |
0 |
T2 |
57944 |
1261 |
0 |
0 |
T3 |
54058 |
713 |
0 |
0 |
T4 |
70468 |
465 |
0 |
0 |
T5 |
3047 |
0 |
0 |
0 |
T6 |
12363 |
512 |
0 |
0 |
T7 |
15187 |
0 |
0 |
0 |
T8 |
17679 |
617 |
0 |
0 |
T9 |
6963 |
0 |
0 |
0 |
T10 |
3027 |
67 |
0 |
0 |
T13 |
0 |
2136 |
0 |
0 |
T14 |
0 |
3349 |
0 |
0 |
T21 |
0 |
466 |
0 |
0 |
T52 |
4959 |
0 |
0 |
0 |
T76 |
0 |
11 |
0 |
0 |