Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T9 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
6303 |
0 |
0 |
T1 |
1390 |
1 |
0 |
0 |
T2 |
2684 |
1 |
0 |
0 |
T3 |
31828 |
26 |
0 |
0 |
T4 |
2346 |
1 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
2 |
0 |
0 |
T10 |
253840 |
51 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
257692 |
0 |
0 |
T1 |
1390 |
12 |
0 |
0 |
T2 |
2684 |
151 |
0 |
0 |
T3 |
31828 |
1015 |
0 |
0 |
T4 |
2346 |
9 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
153 |
0 |
0 |
T10 |
253840 |
1965 |
0 |
0 |
T37 |
0 |
119 |
0 |
0 |
T39 |
0 |
58 |
0 |
0 |
T40 |
0 |
1244 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
9737064 |
0 |
0 |
T1 |
1390 |
1071 |
0 |
0 |
T2 |
2684 |
118 |
0 |
0 |
T3 |
31828 |
18985 |
0 |
0 |
T4 |
2346 |
1422 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
155 |
0 |
0 |
T10 |
253840 |
113490 |
0 |
0 |
T14 |
0 |
3529 |
0 |
0 |
T37 |
0 |
1601 |
0 |
0 |
T39 |
0 |
1589 |
0 |
0 |
T44 |
0 |
1415 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
257654 |
0 |
0 |
T1 |
1390 |
12 |
0 |
0 |
T2 |
2684 |
151 |
0 |
0 |
T3 |
31828 |
1015 |
0 |
0 |
T4 |
2346 |
9 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
153 |
0 |
0 |
T10 |
253840 |
1965 |
0 |
0 |
T37 |
0 |
119 |
0 |
0 |
T39 |
0 |
58 |
0 |
0 |
T40 |
0 |
1244 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
6303 |
0 |
0 |
T1 |
1390 |
1 |
0 |
0 |
T2 |
2684 |
1 |
0 |
0 |
T3 |
31828 |
26 |
0 |
0 |
T4 |
2346 |
1 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
2 |
0 |
0 |
T10 |
253840 |
51 |
0 |
0 |
T37 |
0 |
5 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
20 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
257692 |
0 |
0 |
T1 |
1390 |
12 |
0 |
0 |
T2 |
2684 |
151 |
0 |
0 |
T3 |
31828 |
1015 |
0 |
0 |
T4 |
2346 |
9 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
153 |
0 |
0 |
T10 |
253840 |
1965 |
0 |
0 |
T37 |
0 |
119 |
0 |
0 |
T39 |
0 |
58 |
0 |
0 |
T40 |
0 |
1244 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
9737064 |
0 |
0 |
T1 |
1390 |
1071 |
0 |
0 |
T2 |
2684 |
118 |
0 |
0 |
T3 |
31828 |
18985 |
0 |
0 |
T4 |
2346 |
1422 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
155 |
0 |
0 |
T10 |
253840 |
113490 |
0 |
0 |
T14 |
0 |
3529 |
0 |
0 |
T37 |
0 |
1601 |
0 |
0 |
T39 |
0 |
1589 |
0 |
0 |
T44 |
0 |
1415 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23516050 |
257654 |
0 |
0 |
T1 |
1390 |
12 |
0 |
0 |
T2 |
2684 |
151 |
0 |
0 |
T3 |
31828 |
1015 |
0 |
0 |
T4 |
2346 |
9 |
0 |
0 |
T5 |
2013 |
0 |
0 |
0 |
T6 |
870 |
0 |
0 |
0 |
T7 |
3036 |
0 |
0 |
0 |
T8 |
7427 |
0 |
0 |
0 |
T9 |
1627 |
153 |
0 |
0 |
T10 |
253840 |
1965 |
0 |
0 |
T37 |
0 |
119 |
0 |
0 |
T39 |
0 |
58 |
0 |
0 |
T40 |
0 |
1244 |
0 |
0 |
T44 |
0 |
11 |
0 |
0 |