Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T3,T9 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
13762 |
0 |
0 |
| T1 |
401 |
1 |
0 |
0 |
| T2 |
272 |
0 |
0 |
0 |
| T3 |
6674 |
30 |
0 |
0 |
| T4 |
213 |
1 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
0 |
0 |
0 |
| T10 |
37961 |
138 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
21 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
171254 |
0 |
0 |
| T1 |
401 |
11 |
0 |
0 |
| T2 |
272 |
7 |
0 |
0 |
| T3 |
6674 |
296 |
0 |
0 |
| T4 |
213 |
7 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
105 |
0 |
0 |
| T10 |
37961 |
1239 |
0 |
0 |
| T14 |
0 |
51 |
0 |
0 |
| T37 |
0 |
64 |
0 |
0 |
| T39 |
0 |
41 |
0 |
0 |
| T44 |
0 |
7 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
13762 |
0 |
0 |
| T1 |
401 |
1 |
0 |
0 |
| T2 |
272 |
0 |
0 |
0 |
| T3 |
6674 |
30 |
0 |
0 |
| T4 |
213 |
1 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
0 |
0 |
0 |
| T10 |
37961 |
138 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
21 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
171254 |
0 |
0 |
| T1 |
401 |
11 |
0 |
0 |
| T2 |
272 |
7 |
0 |
0 |
| T3 |
6674 |
296 |
0 |
0 |
| T4 |
213 |
7 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
105 |
0 |
0 |
| T10 |
37961 |
1239 |
0 |
0 |
| T14 |
0 |
51 |
0 |
0 |
| T37 |
0 |
64 |
0 |
0 |
| T39 |
0 |
41 |
0 |
0 |
| T44 |
0 |
7 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
3480 |
0 |
0 |
| T9 |
1224 |
1 |
0 |
0 |
| T10 |
37961 |
29 |
0 |
0 |
| T14 |
1563 |
2 |
0 |
0 |
| T15 |
1375 |
2 |
0 |
0 |
| T16 |
0 |
14 |
0 |
0 |
| T23 |
0 |
111 |
0 |
0 |
| T24 |
0 |
92 |
0 |
0 |
| T37 |
1986 |
0 |
0 |
0 |
| T38 |
705 |
0 |
0 |
0 |
| T39 |
1271 |
0 |
0 |
0 |
| T40 |
5763 |
0 |
0 |
0 |
| T41 |
0 |
6 |
0 |
0 |
| T44 |
211 |
0 |
0 |
0 |
| T80 |
209 |
0 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
5 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
13762 |
0 |
0 |
| T1 |
401 |
1 |
0 |
0 |
| T2 |
272 |
0 |
0 |
0 |
| T3 |
6674 |
30 |
0 |
0 |
| T4 |
213 |
1 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
0 |
0 |
0 |
| T10 |
37961 |
138 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T37 |
0 |
5 |
0 |
0 |
| T39 |
0 |
3 |
0 |
0 |
| T40 |
0 |
21 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T80 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4956997 |
171254 |
0 |
0 |
| T1 |
401 |
11 |
0 |
0 |
| T2 |
272 |
7 |
0 |
0 |
| T3 |
6674 |
296 |
0 |
0 |
| T4 |
213 |
7 |
0 |
0 |
| T5 |
595 |
0 |
0 |
0 |
| T6 |
265 |
0 |
0 |
0 |
| T7 |
1953 |
0 |
0 |
0 |
| T8 |
745 |
0 |
0 |
0 |
| T9 |
1224 |
105 |
0 |
0 |
| T10 |
37961 |
1239 |
0 |
0 |
| T14 |
0 |
51 |
0 |
0 |
| T37 |
0 |
64 |
0 |
0 |
| T39 |
0 |
41 |
0 |
0 |
| T44 |
0 |
7 |
0 |
0 |