Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T6,T7 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
14889 |
0 |
0 |
T2 |
5730 |
26 |
0 |
0 |
T3 |
1989 |
10 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
4 |
0 |
0 |
T6 |
95844 |
224 |
0 |
0 |
T7 |
13866 |
29 |
0 |
0 |
T8 |
5825 |
28 |
0 |
0 |
T9 |
2394 |
11 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
21 |
0 |
0 |
T23 |
6838 |
23 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
197278 |
0 |
0 |
T2 |
5730 |
220 |
0 |
0 |
T3 |
1989 |
80 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
46 |
0 |
0 |
T6 |
95844 |
3110 |
0 |
0 |
T7 |
13866 |
372 |
0 |
0 |
T8 |
5825 |
224 |
0 |
0 |
T9 |
2394 |
152 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
331 |
0 |
0 |
T23 |
6838 |
302 |
0 |
0 |
T35 |
0 |
200 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
14889 |
0 |
0 |
T2 |
5730 |
26 |
0 |
0 |
T3 |
1989 |
10 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
4 |
0 |
0 |
T6 |
95844 |
224 |
0 |
0 |
T7 |
13866 |
29 |
0 |
0 |
T8 |
5825 |
28 |
0 |
0 |
T9 |
2394 |
11 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
21 |
0 |
0 |
T23 |
6838 |
23 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
197278 |
0 |
0 |
T2 |
5730 |
220 |
0 |
0 |
T3 |
1989 |
80 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
46 |
0 |
0 |
T6 |
95844 |
3110 |
0 |
0 |
T7 |
13866 |
372 |
0 |
0 |
T8 |
5825 |
224 |
0 |
0 |
T9 |
2394 |
152 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
331 |
0 |
0 |
T23 |
6838 |
302 |
0 |
0 |
T35 |
0 |
200 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
3954 |
0 |
0 |
T3 |
1989 |
3 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
0 |
0 |
0 |
T6 |
95844 |
101 |
0 |
0 |
T7 |
13866 |
17 |
0 |
0 |
T8 |
5825 |
0 |
0 |
0 |
T9 |
2394 |
2 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
23 |
0 |
0 |
T23 |
6838 |
0 |
0 |
0 |
T35 |
5526 |
0 |
0 |
0 |
T37 |
0 |
2 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
1 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
14889 |
0 |
0 |
T2 |
5730 |
26 |
0 |
0 |
T3 |
1989 |
10 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
4 |
0 |
0 |
T6 |
95844 |
224 |
0 |
0 |
T7 |
13866 |
29 |
0 |
0 |
T8 |
5825 |
28 |
0 |
0 |
T9 |
2394 |
11 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
21 |
0 |
0 |
T23 |
6838 |
23 |
0 |
0 |
T35 |
0 |
25 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5757900 |
197278 |
0 |
0 |
T2 |
5730 |
220 |
0 |
0 |
T3 |
1989 |
80 |
0 |
0 |
T4 |
354 |
0 |
0 |
0 |
T5 |
784 |
46 |
0 |
0 |
T6 |
95844 |
3110 |
0 |
0 |
T7 |
13866 |
372 |
0 |
0 |
T8 |
5825 |
224 |
0 |
0 |
T9 |
2394 |
152 |
0 |
0 |
T10 |
811 |
0 |
0 |
0 |
T14 |
0 |
331 |
0 |
0 |
T23 |
6838 |
302 |
0 |
0 |
T35 |
0 |
200 |
0 |
0 |