Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T8,T12 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T8,T12 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
12640 |
0 |
0 |
T5 |
6282 |
31 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
30 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
28 |
0 |
0 |
T13 |
53769 |
202 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T36 |
0 |
7 |
0 |
0 |
T51 |
2072 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
146358 |
0 |
0 |
T5 |
6282 |
259 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
286 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
233 |
0 |
0 |
T13 |
53769 |
1649 |
0 |
0 |
T14 |
0 |
332 |
0 |
0 |
T36 |
0 |
55 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
2072 |
27 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
53 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
12640 |
0 |
0 |
T5 |
6282 |
31 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
30 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
28 |
0 |
0 |
T13 |
53769 |
202 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T36 |
0 |
7 |
0 |
0 |
T51 |
2072 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
146358 |
0 |
0 |
T5 |
6282 |
259 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
286 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
233 |
0 |
0 |
T13 |
53769 |
1649 |
0 |
0 |
T14 |
0 |
332 |
0 |
0 |
T36 |
0 |
55 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
2072 |
27 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
53 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
3145 |
0 |
0 |
T11 |
2287 |
0 |
0 |
0 |
T13 |
53769 |
43 |
0 |
0 |
T14 |
9381 |
22 |
0 |
0 |
T15 |
0 |
48 |
0 |
0 |
T22 |
0 |
1 |
0 |
0 |
T36 |
2115 |
0 |
0 |
0 |
T37 |
1022 |
0 |
0 |
0 |
T40 |
439 |
0 |
0 |
0 |
T51 |
2072 |
1 |
0 |
0 |
T78 |
216 |
0 |
0 |
0 |
T80 |
1245 |
1 |
0 |
0 |
T81 |
4364 |
1 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
12640 |
0 |
0 |
T5 |
6282 |
31 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
30 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
28 |
0 |
0 |
T13 |
53769 |
202 |
0 |
0 |
T14 |
0 |
41 |
0 |
0 |
T36 |
0 |
7 |
0 |
0 |
T51 |
2072 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
4 |
0 |
0 |
T81 |
0 |
2 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
146358 |
0 |
0 |
T5 |
6282 |
259 |
0 |
0 |
T6 |
1129 |
0 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
286 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
233 |
0 |
0 |
T13 |
53769 |
1649 |
0 |
0 |
T14 |
0 |
332 |
0 |
0 |
T36 |
0 |
55 |
0 |
0 |
T40 |
0 |
11 |
0 |
0 |
T51 |
2072 |
27 |
0 |
0 |
T78 |
0 |
9 |
0 |
0 |
T79 |
285 |
0 |
0 |
0 |
T80 |
0 |
53 |
0 |
0 |