Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T2,T5,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T5,T8 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28432871 |
80297 |
0 |
0 |
T2 |
3672 |
10 |
0 |
0 |
T3 |
5565 |
0 |
0 |
0 |
T4 |
1999 |
2 |
0 |
0 |
T5 |
69328 |
100 |
0 |
0 |
T6 |
4238 |
22 |
0 |
0 |
T7 |
2851 |
0 |
0 |
0 |
T8 |
40975 |
100 |
0 |
0 |
T9 |
3188 |
0 |
0 |
0 |
T10 |
1104 |
0 |
0 |
0 |
T12 |
60695 |
100 |
0 |
0 |
T13 |
0 |
1562 |
0 |
0 |
T36 |
0 |
38 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
28432871 |
80415 |
0 |
0 |
T2 |
3672 |
10 |
0 |
0 |
T3 |
5565 |
0 |
0 |
0 |
T4 |
1999 |
2 |
0 |
0 |
T5 |
69328 |
100 |
0 |
0 |
T6 |
4238 |
22 |
0 |
0 |
T7 |
2851 |
0 |
0 |
0 |
T8 |
40975 |
100 |
0 |
0 |
T9 |
3188 |
0 |
0 |
0 |
T10 |
1104 |
0 |
0 |
0 |
T12 |
60695 |
100 |
0 |
0 |
T13 |
0 |
1562 |
0 |
0 |
T36 |
0 |
38 |
0 |
0 |
T51 |
0 |
12 |
0 |
0 |
T78 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T2,T5,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T5,T8 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
40151 |
0 |
0 |
T2 |
519 |
5 |
0 |
0 |
T3 |
1231 |
0 |
0 |
0 |
T4 |
152 |
1 |
0 |
0 |
T5 |
6282 |
50 |
0 |
0 |
T6 |
1129 |
11 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
50 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
50 |
0 |
0 |
T13 |
0 |
781 |
0 |
0 |
T36 |
0 |
19 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23783344 |
40248 |
0 |
0 |
T2 |
3153 |
5 |
0 |
0 |
T3 |
4334 |
0 |
0 |
0 |
T4 |
1847 |
1 |
0 |
0 |
T5 |
63046 |
50 |
0 |
0 |
T6 |
3109 |
11 |
0 |
0 |
T7 |
2613 |
0 |
0 |
0 |
T8 |
34628 |
50 |
0 |
0 |
T9 |
2915 |
0 |
0 |
0 |
T10 |
824 |
0 |
0 |
0 |
T12 |
55228 |
50 |
0 |
0 |
T13 |
0 |
781 |
0 |
0 |
T36 |
0 |
19 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T4,T5 |
1 | 1 | Covered | T2,T5,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T2,T5,T8 |
1 | 1 | Covered | T2,T4,T5 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23783344 |
40146 |
0 |
0 |
T2 |
3153 |
5 |
0 |
0 |
T3 |
4334 |
0 |
0 |
0 |
T4 |
1847 |
1 |
0 |
0 |
T5 |
63046 |
50 |
0 |
0 |
T6 |
3109 |
11 |
0 |
0 |
T7 |
2613 |
0 |
0 |
0 |
T8 |
34628 |
50 |
0 |
0 |
T9 |
2915 |
0 |
0 |
0 |
T10 |
824 |
0 |
0 |
0 |
T12 |
55228 |
50 |
0 |
0 |
T13 |
0 |
781 |
0 |
0 |
T36 |
0 |
19 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4649527 |
40167 |
0 |
0 |
T2 |
519 |
5 |
0 |
0 |
T3 |
1231 |
0 |
0 |
0 |
T4 |
152 |
1 |
0 |
0 |
T5 |
6282 |
50 |
0 |
0 |
T6 |
1129 |
11 |
0 |
0 |
T7 |
238 |
0 |
0 |
0 |
T8 |
6347 |
50 |
0 |
0 |
T9 |
273 |
0 |
0 |
0 |
T10 |
280 |
0 |
0 |
0 |
T12 |
5467 |
50 |
0 |
0 |
T13 |
0 |
781 |
0 |
0 |
T36 |
0 |
19 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T78 |
0 |
2 |
0 |
0 |