Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T7 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T9,T18,T43 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
13226 |
0 |
0 |
T1 |
445 |
1 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
5 |
0 |
0 |
T7 |
208 |
1 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
6 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
6 |
0 |
0 |
T18 |
0 |
56 |
0 |
0 |
T19 |
0 |
24 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
169004 |
0 |
0 |
T1 |
445 |
13 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
45 |
0 |
0 |
T7 |
208 |
9 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
54 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
74 |
0 |
0 |
T18 |
0 |
851 |
0 |
0 |
T19 |
0 |
201 |
0 |
0 |
T29 |
0 |
242 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
T78 |
0 |
10 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
13226 |
0 |
0 |
T1 |
445 |
1 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
5 |
0 |
0 |
T7 |
208 |
1 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
6 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
6 |
0 |
0 |
T18 |
0 |
56 |
0 |
0 |
T19 |
0 |
24 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
169004 |
0 |
0 |
T1 |
445 |
13 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
45 |
0 |
0 |
T7 |
208 |
9 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
54 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
74 |
0 |
0 |
T18 |
0 |
851 |
0 |
0 |
T19 |
0 |
201 |
0 |
0 |
T29 |
0 |
242 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
T78 |
0 |
10 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
3346 |
0 |
0 |
T14 |
1309 |
0 |
0 |
0 |
T18 |
18565 |
17 |
0 |
0 |
T19 |
7067 |
6 |
0 |
0 |
T20 |
104541 |
66 |
0 |
0 |
T24 |
0 |
20 |
0 |
0 |
T25 |
0 |
39 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
2838 |
0 |
0 |
0 |
T43 |
2242 |
0 |
0 |
0 |
T44 |
710 |
0 |
0 |
0 |
T45 |
510 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T63 |
439 |
0 |
0 |
0 |
T78 |
304 |
0 |
0 |
0 |
T79 |
0 |
4 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
13226 |
0 |
0 |
T1 |
445 |
1 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
5 |
0 |
0 |
T7 |
208 |
1 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
6 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
6 |
0 |
0 |
T18 |
0 |
56 |
0 |
0 |
T19 |
0 |
24 |
0 |
0 |
T29 |
0 |
30 |
0 |
0 |
T43 |
0 |
9 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5107847 |
169004 |
0 |
0 |
T1 |
445 |
13 |
0 |
0 |
T2 |
470 |
0 |
0 |
0 |
T3 |
1253 |
45 |
0 |
0 |
T7 |
208 |
9 |
0 |
0 |
T8 |
1105 |
0 |
0 |
0 |
T9 |
1949 |
54 |
0 |
0 |
T10 |
715 |
0 |
0 |
0 |
T11 |
1288 |
0 |
0 |
0 |
T12 |
680 |
0 |
0 |
0 |
T13 |
2428 |
74 |
0 |
0 |
T18 |
0 |
851 |
0 |
0 |
T19 |
0 |
201 |
0 |
0 |
T29 |
0 |
242 |
0 |
0 |
T43 |
0 |
80 |
0 |
0 |
T78 |
0 |
10 |
0 |
0 |