Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T6,T10,T11 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T11,T39,T81 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
14809 |
0 |
0 |
T6 |
10060 |
19 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
1 |
0 |
0 |
T11 |
113566 |
306 |
0 |
0 |
T12 |
1458 |
7 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
18 |
0 |
0 |
T35 |
0 |
13 |
0 |
0 |
T39 |
929 |
0 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T80 |
685 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
165707 |
0 |
0 |
T6 |
10060 |
233 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
7 |
0 |
0 |
T11 |
113566 |
4090 |
0 |
0 |
T12 |
1458 |
57 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
235 |
0 |
0 |
T35 |
0 |
126 |
0 |
0 |
T39 |
929 |
191 |
0 |
0 |
T51 |
0 |
81 |
0 |
0 |
T56 |
0 |
45 |
0 |
0 |
T80 |
685 |
12 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
14809 |
0 |
0 |
T6 |
10060 |
19 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
1 |
0 |
0 |
T11 |
113566 |
306 |
0 |
0 |
T12 |
1458 |
7 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
18 |
0 |
0 |
T35 |
0 |
13 |
0 |
0 |
T39 |
929 |
0 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T80 |
685 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
165707 |
0 |
0 |
T6 |
10060 |
233 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
7 |
0 |
0 |
T11 |
113566 |
4090 |
0 |
0 |
T12 |
1458 |
57 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
235 |
0 |
0 |
T35 |
0 |
126 |
0 |
0 |
T39 |
929 |
191 |
0 |
0 |
T51 |
0 |
81 |
0 |
0 |
T56 |
0 |
45 |
0 |
0 |
T80 |
685 |
12 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
3809 |
0 |
0 |
T6 |
10060 |
2 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
0 |
0 |
0 |
T11 |
113566 |
82 |
0 |
0 |
T12 |
1458 |
0 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T38 |
0 |
7 |
0 |
0 |
T39 |
929 |
0 |
0 |
0 |
T44 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T80 |
685 |
0 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
14809 |
0 |
0 |
T6 |
10060 |
19 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
1 |
0 |
0 |
T11 |
113566 |
306 |
0 |
0 |
T12 |
1458 |
7 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
18 |
0 |
0 |
T35 |
0 |
13 |
0 |
0 |
T39 |
929 |
0 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T80 |
685 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4995036 |
165707 |
0 |
0 |
T6 |
10060 |
233 |
0 |
0 |
T7 |
414 |
0 |
0 |
0 |
T8 |
267 |
0 |
0 |
0 |
T9 |
438 |
0 |
0 |
0 |
T10 |
237 |
7 |
0 |
0 |
T11 |
113566 |
4090 |
0 |
0 |
T12 |
1458 |
57 |
0 |
0 |
T18 |
779 |
0 |
0 |
0 |
T21 |
0 |
235 |
0 |
0 |
T35 |
0 |
126 |
0 |
0 |
T39 |
929 |
191 |
0 |
0 |
T51 |
0 |
81 |
0 |
0 |
T56 |
0 |
45 |
0 |
0 |
T80 |
685 |
12 |
0 |
0 |