Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T9,T39 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
6546 |
0 |
0 |
T3 |
1415 |
1 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
24 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
23 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
3 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
T23 |
0 |
85 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
21 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
278205 |
0 |
0 |
T3 |
1415 |
15 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
973 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
381 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
105 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
4733 |
0 |
0 |
T23 |
0 |
2296 |
0 |
0 |
T36 |
0 |
637 |
0 |
0 |
T37 |
0 |
735 |
0 |
0 |
T39 |
0 |
275 |
0 |
0 |
T86 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
10242178 |
0 |
0 |
T3 |
1415 |
1113 |
0 |
0 |
T4 |
2259 |
1974 |
0 |
0 |
T5 |
27090 |
14051 |
0 |
0 |
T6 |
1295 |
113 |
0 |
0 |
T7 |
15583 |
7677 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
5067 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
6172 |
0 |
0 |
T36 |
0 |
10794 |
0 |
0 |
T39 |
0 |
750 |
0 |
0 |
T43 |
0 |
3420 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
278181 |
0 |
0 |
T3 |
1415 |
15 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
977 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
381 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
105 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
4733 |
0 |
0 |
T23 |
0 |
2286 |
0 |
0 |
T36 |
0 |
637 |
0 |
0 |
T37 |
0 |
735 |
0 |
0 |
T39 |
0 |
275 |
0 |
0 |
T86 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
6546 |
0 |
0 |
T3 |
1415 |
1 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
24 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
23 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
3 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
71 |
0 |
0 |
T23 |
0 |
85 |
0 |
0 |
T36 |
0 |
25 |
0 |
0 |
T37 |
0 |
21 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
278205 |
0 |
0 |
T3 |
1415 |
15 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
973 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
381 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
105 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
4733 |
0 |
0 |
T23 |
0 |
2296 |
0 |
0 |
T36 |
0 |
637 |
0 |
0 |
T37 |
0 |
735 |
0 |
0 |
T39 |
0 |
275 |
0 |
0 |
T86 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
10242178 |
0 |
0 |
T3 |
1415 |
1113 |
0 |
0 |
T4 |
2259 |
1974 |
0 |
0 |
T5 |
27090 |
14051 |
0 |
0 |
T6 |
1295 |
113 |
0 |
0 |
T7 |
15583 |
7677 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
5067 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
6172 |
0 |
0 |
T36 |
0 |
10794 |
0 |
0 |
T39 |
0 |
750 |
0 |
0 |
T43 |
0 |
3420 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24443117 |
278181 |
0 |
0 |
T3 |
1415 |
15 |
0 |
0 |
T4 |
2259 |
0 |
0 |
0 |
T5 |
27090 |
977 |
0 |
0 |
T6 |
1295 |
0 |
0 |
0 |
T7 |
15583 |
381 |
0 |
0 |
T8 |
737 |
0 |
0 |
0 |
T9 |
9452 |
105 |
0 |
0 |
T10 |
2650 |
0 |
0 |
0 |
T13 |
1707 |
0 |
0 |
0 |
T21 |
9949 |
0 |
0 |
0 |
T22 |
0 |
4733 |
0 |
0 |
T23 |
0 |
2286 |
0 |
0 |
T36 |
0 |
637 |
0 |
0 |
T37 |
0 |
735 |
0 |
0 |
T39 |
0 |
275 |
0 |
0 |
T86 |
0 |
12 |
0 |
0 |