Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T9,T39 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
14219 |
0 |
0 |
T3 |
469 |
1 |
0 |
0 |
T4 |
701 |
4 |
0 |
0 |
T5 |
6005 |
26 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
26 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
8 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
6 |
0 |
0 |
T22 |
0 |
239 |
0 |
0 |
T23 |
0 |
204 |
0 |
0 |
T36 |
0 |
30 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
177302 |
0 |
0 |
T3 |
469 |
13 |
0 |
0 |
T4 |
701 |
46 |
0 |
0 |
T5 |
6005 |
261 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
653 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
205 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
48 |
0 |
0 |
T22 |
0 |
1950 |
0 |
0 |
T36 |
0 |
366 |
0 |
0 |
T39 |
0 |
316 |
0 |
0 |
T43 |
0 |
32 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
14219 |
0 |
0 |
T3 |
469 |
1 |
0 |
0 |
T4 |
701 |
4 |
0 |
0 |
T5 |
6005 |
26 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
26 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
8 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
6 |
0 |
0 |
T22 |
0 |
239 |
0 |
0 |
T23 |
0 |
204 |
0 |
0 |
T36 |
0 |
30 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
177302 |
0 |
0 |
T3 |
469 |
13 |
0 |
0 |
T4 |
701 |
46 |
0 |
0 |
T5 |
6005 |
261 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
653 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
205 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
48 |
0 |
0 |
T22 |
0 |
1950 |
0 |
0 |
T36 |
0 |
366 |
0 |
0 |
T39 |
0 |
316 |
0 |
0 |
T43 |
0 |
32 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
3347 |
0 |
0 |
T4 |
701 |
2 |
0 |
0 |
T5 |
6005 |
1 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
0 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
5 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T21 |
971 |
4 |
0 |
0 |
T22 |
0 |
64 |
0 |
0 |
T23 |
0 |
67 |
0 |
0 |
T24 |
0 |
50 |
0 |
0 |
T39 |
1721 |
0 |
0 |
0 |
T87 |
0 |
11 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
14219 |
0 |
0 |
T3 |
469 |
1 |
0 |
0 |
T4 |
701 |
4 |
0 |
0 |
T5 |
6005 |
26 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
26 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
8 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
6 |
0 |
0 |
T22 |
0 |
239 |
0 |
0 |
T23 |
0 |
204 |
0 |
0 |
T36 |
0 |
30 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4939326 |
177302 |
0 |
0 |
T3 |
469 |
13 |
0 |
0 |
T4 |
701 |
46 |
0 |
0 |
T5 |
6005 |
261 |
0 |
0 |
T6 |
713 |
0 |
0 |
0 |
T7 |
14132 |
653 |
0 |
0 |
T8 |
290 |
0 |
0 |
0 |
T9 |
6158 |
205 |
0 |
0 |
T10 |
266 |
0 |
0 |
0 |
T13 |
522 |
0 |
0 |
0 |
T21 |
971 |
48 |
0 |
0 |
T22 |
0 |
1950 |
0 |
0 |
T36 |
0 |
366 |
0 |
0 |
T39 |
0 |
316 |
0 |
0 |
T43 |
0 |
32 |
0 |
0 |