Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_clock_enables_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_clock_enables_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_clock_enables_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_clock_enables_sva_if
Line No.TotalCoveredPercent
TOTAL22100.00
ALWAYS3011100.00
ALWAYS3711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
30 1 1
37 1 1


Cond Coverage for Module : pwrmgr_clock_enables_sva_if
TotalCoveredPercent
Conditions55100.00
Logical55100.00
Non-Logical00
Event00

 LINE       30
 EXPRESSION (((!rst_ni)) || disable_sva)
             -----1-----    -----2-----
-1--2-StatusTests
00CoveredT3,T4,T5
01CoveredT1,T2,T3
10CoveredT5,T9,T39

 LINE       37
 EXPRESSION (fast_state == FastPwrStateActive)
            -----------------1----------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Assert Coverage for Module : pwrmgr_clock_enables_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 7 7 100.00 7 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 7 7 100.00 7 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CoreClkPwrDown_A 4939326 14219 0 0
CoreClkPwrUp_A 4939326 177302 0 0
IoClkPwrDown_A 4939326 14219 0 0
IoClkPwrUp_A 4939326 177302 0 0
UsbClkActive_A 4939326 3347 0 0
UsbClkPwrDown_A 4939326 14219 0 0
UsbClkPwrUp_A 4939326 177302 0 0


CoreClkPwrDown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 14219 0 0
T3 469 1 0 0
T4 701 4 0 0
T5 6005 26 0 0
T6 713 0 0 0
T7 14132 26 0 0
T8 290 0 0 0
T9 6158 8 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 6 0 0
T22 0 239 0 0
T23 0 204 0 0
T36 0 30 0 0
T43 0 4 0 0

CoreClkPwrUp_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 177302 0 0
T3 469 13 0 0
T4 701 46 0 0
T5 6005 261 0 0
T6 713 0 0 0
T7 14132 653 0 0
T8 290 0 0 0
T9 6158 205 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 48 0 0
T22 0 1950 0 0
T36 0 366 0 0
T39 0 316 0 0
T43 0 32 0 0

IoClkPwrDown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 14219 0 0
T3 469 1 0 0
T4 701 4 0 0
T5 6005 26 0 0
T6 713 0 0 0
T7 14132 26 0 0
T8 290 0 0 0
T9 6158 8 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 6 0 0
T22 0 239 0 0
T23 0 204 0 0
T36 0 30 0 0
T43 0 4 0 0

IoClkPwrUp_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 177302 0 0
T3 469 13 0 0
T4 701 46 0 0
T5 6005 261 0 0
T6 713 0 0 0
T7 14132 653 0 0
T8 290 0 0 0
T9 6158 205 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 48 0 0
T22 0 1950 0 0
T36 0 366 0 0
T39 0 316 0 0
T43 0 32 0 0

UsbClkActive_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 3347 0 0
T4 701 2 0 0
T5 6005 1 0 0
T6 713 0 0 0
T7 14132 0 0 0
T8 290 0 0 0
T9 6158 5 0 0
T10 266 0 0 0
T13 522 0 0 0
T16 0 3 0 0
T21 971 4 0 0
T22 0 64 0 0
T23 0 67 0 0
T24 0 50 0 0
T39 1721 0 0 0
T87 0 11 0 0
T88 0 2 0 0

UsbClkPwrDown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 14219 0 0
T3 469 1 0 0
T4 701 4 0 0
T5 6005 26 0 0
T6 713 0 0 0
T7 14132 26 0 0
T8 290 0 0 0
T9 6158 8 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 6 0 0
T22 0 239 0 0
T23 0 204 0 0
T36 0 30 0 0
T43 0 4 0 0

UsbClkPwrUp_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 4939326 177302 0 0
T3 469 13 0 0
T4 701 46 0 0
T5 6005 261 0 0
T6 713 0 0 0
T7 14132 653 0 0
T8 290 0 0 0
T9 6158 205 0 0
T10 266 0 0 0
T13 522 0 0 0
T21 971 48 0 0
T22 0 1950 0 0
T36 0 366 0 0
T39 0 316 0 0
T43 0 32 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%