Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T5,T13 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
6340 |
0 |
0 |
T1 |
11173 |
9 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
1 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
1 |
0 |
0 |
T6 |
1582 |
1 |
0 |
0 |
T7 |
30447 |
27 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
21 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
15 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
260017 |
0 |
0 |
T1 |
11173 |
484 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
15 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
86 |
0 |
0 |
T6 |
1582 |
12 |
0 |
0 |
T7 |
30447 |
918 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
444 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
519 |
0 |
0 |
T24 |
0 |
952 |
0 |
0 |
T37 |
0 |
213 |
0 |
0 |
T38 |
0 |
142 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
9983135 |
0 |
0 |
T1 |
11173 |
5040 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
1064 |
0 |
0 |
T4 |
2374 |
1199 |
0 |
0 |
T5 |
1716 |
87 |
0 |
0 |
T6 |
1582 |
1067 |
0 |
0 |
T7 |
30447 |
17407 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
10056 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
20802 |
0 |
0 |
T24 |
0 |
20927 |
0 |
0 |
T37 |
0 |
3730 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
260034 |
0 |
0 |
T1 |
11173 |
481 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
15 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
86 |
0 |
0 |
T6 |
1582 |
12 |
0 |
0 |
T7 |
30447 |
918 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
444 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
519 |
0 |
0 |
T24 |
0 |
952 |
0 |
0 |
T37 |
0 |
213 |
0 |
0 |
T38 |
0 |
142 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
6340 |
0 |
0 |
T1 |
11173 |
9 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
1 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
1 |
0 |
0 |
T6 |
1582 |
1 |
0 |
0 |
T7 |
30447 |
27 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
21 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
15 |
0 |
0 |
T24 |
0 |
18 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T38 |
0 |
4 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
260017 |
0 |
0 |
T1 |
11173 |
484 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
15 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
86 |
0 |
0 |
T6 |
1582 |
12 |
0 |
0 |
T7 |
30447 |
918 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
444 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
519 |
0 |
0 |
T24 |
0 |
952 |
0 |
0 |
T37 |
0 |
213 |
0 |
0 |
T38 |
0 |
142 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
9983135 |
0 |
0 |
T1 |
11173 |
5040 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
1064 |
0 |
0 |
T4 |
2374 |
1199 |
0 |
0 |
T5 |
1716 |
87 |
0 |
0 |
T6 |
1582 |
1067 |
0 |
0 |
T7 |
30447 |
17407 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
10056 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
20802 |
0 |
0 |
T24 |
0 |
20927 |
0 |
0 |
T37 |
0 |
3730 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23809739 |
260034 |
0 |
0 |
T1 |
11173 |
481 |
0 |
0 |
T2 |
8226 |
0 |
0 |
0 |
T3 |
1320 |
15 |
0 |
0 |
T4 |
2374 |
0 |
0 |
0 |
T5 |
1716 |
86 |
0 |
0 |
T6 |
1582 |
12 |
0 |
0 |
T7 |
30447 |
918 |
0 |
0 |
T8 |
1743 |
0 |
0 |
0 |
T9 |
20095 |
444 |
0 |
0 |
T10 |
6082 |
0 |
0 |
0 |
T13 |
0 |
519 |
0 |
0 |
T24 |
0 |
952 |
0 |
0 |
T37 |
0 |
213 |
0 |
0 |
T38 |
0 |
142 |
0 |
0 |