Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T7,T8,T9 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
13792 |
0 |
0 |
| T2 |
23987 |
77 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
25 |
0 |
0 |
| T6 |
5695 |
27 |
0 |
0 |
| T7 |
101426 |
216 |
0 |
0 |
| T8 |
6142 |
23 |
0 |
0 |
| T9 |
7425 |
22 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
312 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
176344 |
0 |
0 |
| T2 |
23987 |
1049 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
320 |
0 |
0 |
| T6 |
5695 |
218 |
0 |
0 |
| T7 |
101426 |
3122 |
0 |
0 |
| T8 |
6142 |
190 |
0 |
0 |
| T9 |
7425 |
336 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
5345 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
| T74 |
0 |
12 |
0 |
0 |
| T75 |
0 |
118 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
13792 |
0 |
0 |
| T2 |
23987 |
77 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
25 |
0 |
0 |
| T6 |
5695 |
27 |
0 |
0 |
| T7 |
101426 |
216 |
0 |
0 |
| T8 |
6142 |
23 |
0 |
0 |
| T9 |
7425 |
22 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
312 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
176344 |
0 |
0 |
| T2 |
23987 |
1049 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
320 |
0 |
0 |
| T6 |
5695 |
218 |
0 |
0 |
| T7 |
101426 |
3122 |
0 |
0 |
| T8 |
6142 |
190 |
0 |
0 |
| T9 |
7425 |
336 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
5345 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
| T74 |
0 |
12 |
0 |
0 |
| T75 |
0 |
118 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
3499 |
0 |
0 |
| T2 |
23987 |
27 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
0 |
0 |
0 |
| T6 |
5695 |
0 |
0 |
0 |
| T7 |
101426 |
75 |
0 |
0 |
| T8 |
6142 |
0 |
0 |
0 |
| T9 |
7425 |
0 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
73 |
0 |
0 |
| T19 |
0 |
12 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T66 |
0 |
17 |
0 |
0 |
| T75 |
0 |
4 |
0 |
0 |
| T76 |
0 |
1 |
0 |
0 |
| T77 |
0 |
2 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
13792 |
0 |
0 |
| T2 |
23987 |
77 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
25 |
0 |
0 |
| T6 |
5695 |
27 |
0 |
0 |
| T7 |
101426 |
216 |
0 |
0 |
| T8 |
6142 |
23 |
0 |
0 |
| T9 |
7425 |
22 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
312 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T74 |
0 |
1 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5127006 |
176344 |
0 |
0 |
| T2 |
23987 |
1049 |
0 |
0 |
| T3 |
966 |
0 |
0 |
0 |
| T4 |
216 |
0 |
0 |
0 |
| T5 |
8879 |
320 |
0 |
0 |
| T6 |
5695 |
218 |
0 |
0 |
| T7 |
101426 |
3122 |
0 |
0 |
| T8 |
6142 |
190 |
0 |
0 |
| T9 |
7425 |
336 |
0 |
0 |
| T10 |
1582 |
0 |
0 |
0 |
| T12 |
493 |
0 |
0 |
0 |
| T13 |
0 |
5345 |
0 |
0 |
| T73 |
0 |
11 |
0 |
0 |
| T74 |
0 |
12 |
0 |
0 |
| T75 |
0 |
118 |
0 |
0 |