Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T5 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T6,T7,T45 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
6602 |
0 |
0 |
| T2 |
52945 |
18 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
2 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
19 |
0 |
0 |
| T7 |
30512 |
28 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
1 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
20 |
0 |
0 |
| T38 |
0 |
4 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
277861 |
0 |
0 |
| T2 |
52945 |
915 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
24 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
1250 |
0 |
0 |
| T7 |
30512 |
1200 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
12 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
1416 |
0 |
0 |
| T38 |
0 |
55 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
92 |
0 |
0 |
| T81 |
0 |
11 |
0 |
0 |
| T82 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
10907010 |
0 |
0 |
| T2 |
52945 |
28011 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
5767 |
0 |
0 |
| T5 |
7563 |
3360 |
0 |
0 |
| T6 |
59776 |
31582 |
0 |
0 |
| T7 |
30512 |
19096 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
1712 |
0 |
0 |
| T10 |
1969 |
498 |
0 |
0 |
| T24 |
0 |
22058 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T81 |
0 |
1211 |
0 |
0 |
| T83 |
0 |
204 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
277896 |
0 |
0 |
| T2 |
52945 |
915 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
24 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
1250 |
0 |
0 |
| T7 |
30512 |
1200 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
12 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
1416 |
0 |
0 |
| T38 |
0 |
55 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
92 |
0 |
0 |
| T81 |
0 |
11 |
0 |
0 |
| T82 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
6602 |
0 |
0 |
| T2 |
52945 |
18 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
2 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
19 |
0 |
0 |
| T7 |
30512 |
28 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
1 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
20 |
0 |
0 |
| T38 |
0 |
4 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T81 |
0 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
277861 |
0 |
0 |
| T2 |
52945 |
915 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
24 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
1250 |
0 |
0 |
| T7 |
30512 |
1200 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
12 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
1416 |
0 |
0 |
| T38 |
0 |
55 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
92 |
0 |
0 |
| T81 |
0 |
11 |
0 |
0 |
| T82 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
10907010 |
0 |
0 |
| T2 |
52945 |
28011 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
5767 |
0 |
0 |
| T5 |
7563 |
3360 |
0 |
0 |
| T6 |
59776 |
31582 |
0 |
0 |
| T7 |
30512 |
19096 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
1712 |
0 |
0 |
| T10 |
1969 |
498 |
0 |
0 |
| T24 |
0 |
22058 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T81 |
0 |
1211 |
0 |
0 |
| T83 |
0 |
204 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25876044 |
277896 |
0 |
0 |
| T2 |
52945 |
915 |
0 |
0 |
| T3 |
1527 |
0 |
0 |
0 |
| T4 |
14540 |
24 |
0 |
0 |
| T5 |
7563 |
0 |
0 |
0 |
| T6 |
59776 |
1250 |
0 |
0 |
| T7 |
30512 |
1200 |
0 |
0 |
| T8 |
1465 |
0 |
0 |
0 |
| T9 |
2650 |
12 |
0 |
0 |
| T10 |
1969 |
0 |
0 |
0 |
| T24 |
0 |
1416 |
0 |
0 |
| T38 |
0 |
55 |
0 |
0 |
| T40 |
7069 |
0 |
0 |
0 |
| T45 |
0 |
92 |
0 |
0 |
| T81 |
0 |
11 |
0 |
0 |
| T82 |
0 |
11 |
0 |
0 |