Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T6,T84 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
6361 |
0 |
0 |
T2 |
2692 |
3 |
0 |
0 |
T3 |
1129 |
1 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
3 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
19 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
21 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
267372 |
0 |
0 |
T2 |
2692 |
541 |
0 |
0 |
T3 |
1129 |
13 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
281 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
1043 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
77 |
0 |
0 |
T40 |
0 |
368 |
0 |
0 |
T41 |
0 |
559 |
0 |
0 |
T84 |
0 |
122 |
0 |
0 |
T85 |
0 |
14 |
0 |
0 |
T86 |
0 |
72 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
10284768 |
0 |
0 |
T1 |
3969 |
2960 |
0 |
0 |
T2 |
2692 |
860 |
0 |
0 |
T3 |
1129 |
819 |
0 |
0 |
T4 |
2405 |
1138 |
0 |
0 |
T5 |
4716 |
2639 |
0 |
0 |
T6 |
1345 |
647 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
27724 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
0 |
913 |
0 |
0 |
T20 |
0 |
1226 |
0 |
0 |
T27 |
0 |
7893 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
267383 |
0 |
0 |
T2 |
2692 |
541 |
0 |
0 |
T3 |
1129 |
13 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
281 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
1043 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
77 |
0 |
0 |
T40 |
0 |
368 |
0 |
0 |
T41 |
0 |
559 |
0 |
0 |
T84 |
0 |
122 |
0 |
0 |
T85 |
0 |
14 |
0 |
0 |
T86 |
0 |
72 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
6361 |
0 |
0 |
T2 |
2692 |
3 |
0 |
0 |
T3 |
1129 |
1 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
3 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
19 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T40 |
0 |
18 |
0 |
0 |
T41 |
0 |
21 |
0 |
0 |
T84 |
0 |
4 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T86 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
267372 |
0 |
0 |
T2 |
2692 |
541 |
0 |
0 |
T3 |
1129 |
13 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
281 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
1043 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
77 |
0 |
0 |
T40 |
0 |
368 |
0 |
0 |
T41 |
0 |
559 |
0 |
0 |
T84 |
0 |
122 |
0 |
0 |
T85 |
0 |
14 |
0 |
0 |
T86 |
0 |
72 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
10284768 |
0 |
0 |
T1 |
3969 |
2960 |
0 |
0 |
T2 |
2692 |
860 |
0 |
0 |
T3 |
1129 |
819 |
0 |
0 |
T4 |
2405 |
1138 |
0 |
0 |
T5 |
4716 |
2639 |
0 |
0 |
T6 |
1345 |
647 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
27724 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
0 |
913 |
0 |
0 |
T20 |
0 |
1226 |
0 |
0 |
T27 |
0 |
7893 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24931586 |
267383 |
0 |
0 |
T2 |
2692 |
541 |
0 |
0 |
T3 |
1129 |
13 |
0 |
0 |
T4 |
2405 |
0 |
0 |
0 |
T5 |
4716 |
0 |
0 |
0 |
T6 |
1345 |
281 |
0 |
0 |
T7 |
4997 |
0 |
0 |
0 |
T8 |
1275 |
0 |
0 |
0 |
T9 |
54442 |
1043 |
0 |
0 |
T10 |
1362 |
0 |
0 |
0 |
T16 |
3322 |
0 |
0 |
0 |
T20 |
0 |
77 |
0 |
0 |
T40 |
0 |
368 |
0 |
0 |
T41 |
0 |
559 |
0 |
0 |
T84 |
0 |
122 |
0 |
0 |
T85 |
0 |
14 |
0 |
0 |
T86 |
0 |
72 |
0 |
0 |