Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T6,T84 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
14325 |
0 |
0 |
T1 |
326 |
2 |
0 |
0 |
T2 |
315 |
0 |
0 |
0 |
T3 |
383 |
1 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
3 |
0 |
0 |
T6 |
671 |
0 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
25 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
192075 |
0 |
0 |
T1 |
326 |
18 |
0 |
0 |
T2 |
315 |
27 |
0 |
0 |
T3 |
383 |
15 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
25 |
0 |
0 |
T6 |
671 |
99 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
198 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
62 |
0 |
0 |
T46 |
0 |
35 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
14325 |
0 |
0 |
T1 |
326 |
2 |
0 |
0 |
T2 |
315 |
0 |
0 |
0 |
T3 |
383 |
1 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
3 |
0 |
0 |
T6 |
671 |
0 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
25 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
192075 |
0 |
0 |
T1 |
326 |
18 |
0 |
0 |
T2 |
315 |
27 |
0 |
0 |
T3 |
383 |
15 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
25 |
0 |
0 |
T6 |
671 |
99 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
198 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
62 |
0 |
0 |
T46 |
0 |
35 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
3795 |
0 |
0 |
T2 |
315 |
1 |
0 |
0 |
T3 |
383 |
0 |
0 |
0 |
T4 |
692 |
3 |
0 |
0 |
T5 |
610 |
0 |
0 |
0 |
T6 |
671 |
0 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
0 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T16 |
260 |
4 |
0 |
0 |
T24 |
0 |
89 |
0 |
0 |
T41 |
0 |
3 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T84 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
14325 |
0 |
0 |
T1 |
326 |
2 |
0 |
0 |
T2 |
315 |
0 |
0 |
0 |
T3 |
383 |
1 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
3 |
0 |
0 |
T6 |
671 |
0 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
25 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
1 |
0 |
0 |
T27 |
0 |
8 |
0 |
0 |
T40 |
0 |
28 |
0 |
0 |
T41 |
0 |
25 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5580072 |
192075 |
0 |
0 |
T1 |
326 |
18 |
0 |
0 |
T2 |
315 |
27 |
0 |
0 |
T3 |
383 |
15 |
0 |
0 |
T4 |
692 |
0 |
0 |
0 |
T5 |
610 |
25 |
0 |
0 |
T6 |
671 |
99 |
0 |
0 |
T7 |
747 |
0 |
0 |
0 |
T8 |
427 |
0 |
0 |
0 |
T9 |
5827 |
198 |
0 |
0 |
T10 |
512 |
0 |
0 |
0 |
T20 |
0 |
7 |
0 |
0 |
T27 |
0 |
62 |
0 |
0 |
T46 |
0 |
35 |
0 |
0 |
T47 |
0 |
80 |
0 |
0 |