Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T2,T6,T10 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
6192 |
0 |
0 |
| T2 |
2132 |
2 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
10 |
0 |
0 |
| T7 |
1019 |
1 |
0 |
0 |
| T8 |
1018 |
1 |
0 |
0 |
| T9 |
56804 |
25 |
0 |
0 |
| T10 |
376228 |
111 |
0 |
0 |
| T22 |
0 |
15 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
22 |
0 |
0 |
| T79 |
0 |
3 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
289268 |
0 |
0 |
| T2 |
2132 |
258 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
225 |
0 |
0 |
| T7 |
1019 |
11 |
0 |
0 |
| T8 |
1018 |
11 |
0 |
0 |
| T9 |
56804 |
1700 |
0 |
0 |
| T10 |
376228 |
2941 |
0 |
0 |
| T22 |
0 |
258 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
1598 |
0 |
0 |
| T79 |
0 |
127 |
0 |
0 |
| T80 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
11625199 |
0 |
0 |
| T1 |
2232 |
1162 |
0 |
0 |
| T2 |
2132 |
809 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
434 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
10403 |
0 |
0 |
| T7 |
1019 |
761 |
0 |
0 |
| T8 |
1018 |
722 |
0 |
0 |
| T9 |
56804 |
30192 |
0 |
0 |
| T10 |
376228 |
166339 |
0 |
0 |
| T40 |
0 |
2085 |
0 |
0 |
| T41 |
0 |
2565 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
289267 |
0 |
0 |
| T2 |
2132 |
258 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
225 |
0 |
0 |
| T7 |
1019 |
11 |
0 |
0 |
| T8 |
1018 |
11 |
0 |
0 |
| T9 |
56804 |
1700 |
0 |
0 |
| T10 |
376228 |
2952 |
0 |
0 |
| T22 |
0 |
258 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
1598 |
0 |
0 |
| T79 |
0 |
127 |
0 |
0 |
| T80 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
6192 |
0 |
0 |
| T2 |
2132 |
2 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
10 |
0 |
0 |
| T7 |
1019 |
1 |
0 |
0 |
| T8 |
1018 |
1 |
0 |
0 |
| T9 |
56804 |
25 |
0 |
0 |
| T10 |
376228 |
111 |
0 |
0 |
| T22 |
0 |
15 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
22 |
0 |
0 |
| T79 |
0 |
3 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
289268 |
0 |
0 |
| T2 |
2132 |
258 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
225 |
0 |
0 |
| T7 |
1019 |
11 |
0 |
0 |
| T8 |
1018 |
11 |
0 |
0 |
| T9 |
56804 |
1700 |
0 |
0 |
| T10 |
376228 |
2941 |
0 |
0 |
| T22 |
0 |
258 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
1598 |
0 |
0 |
| T79 |
0 |
127 |
0 |
0 |
| T80 |
0 |
63 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
11625199 |
0 |
0 |
| T1 |
2232 |
1162 |
0 |
0 |
| T2 |
2132 |
809 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
434 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
10403 |
0 |
0 |
| T7 |
1019 |
761 |
0 |
0 |
| T8 |
1018 |
722 |
0 |
0 |
| T9 |
56804 |
30192 |
0 |
0 |
| T10 |
376228 |
166339 |
0 |
0 |
| T40 |
0 |
2085 |
0 |
0 |
| T41 |
0 |
2565 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
27595963 |
289267 |
0 |
0 |
| T2 |
2132 |
258 |
0 |
0 |
| T3 |
2286 |
0 |
0 |
0 |
| T4 |
1634 |
0 |
0 |
0 |
| T5 |
1656 |
0 |
0 |
0 |
| T6 |
23836 |
225 |
0 |
0 |
| T7 |
1019 |
11 |
0 |
0 |
| T8 |
1018 |
11 |
0 |
0 |
| T9 |
56804 |
1700 |
0 |
0 |
| T10 |
376228 |
2952 |
0 |
0 |
| T22 |
0 |
258 |
0 |
0 |
| T25 |
2968 |
0 |
0 |
0 |
| T37 |
0 |
1598 |
0 |
0 |
| T79 |
0 |
127 |
0 |
0 |
| T80 |
0 |
63 |
0 |
0 |