Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT1,T3,T4
01CoveredT1,T2,T3
10CoveredT41,T42,T75

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 23964528 6202 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 23964528 250825 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 23964528 9828664 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 23964528 250815 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 23964528 6202 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 23964528 250825 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 23964528 9828664 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 23964528 250815 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 6202 0 0
T1 9978 16 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 14 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 11 0 0
T26 0 19 0 0
T30 0 1 0 0
T32 0 25 0 0
T33 0 15 0 0
T34 0 11 0 0
T41 0 1 0 0
T76 0 21 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 250825 0 0
T1 9978 237 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 564 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 743 0 0
T26 0 1199 0 0
T30 0 11 0 0
T32 0 418 0 0
T33 0 344 0 0
T34 0 391 0 0
T41 0 77 0 0
T76 0 1221 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 9828664 0 0
T1 9978 3882 0 0
T2 1910 0 0 0
T3 13683 6393 0 0
T4 103398 48160 0 0
T5 15135 0 0 0
T6 4069 2176 0 0
T7 16092 4886 0 0
T8 2054 1247 0 0
T9 3035 0 0 0
T10 18353 9630 0 0
T13 0 258 0 0
T26 0 26162 0 0
T30 0 796 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 250815 0 0
T1 9978 237 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 564 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 743 0 0
T26 0 1199 0 0
T30 0 11 0 0
T32 0 418 0 0
T33 0 344 0 0
T34 0 391 0 0
T41 0 77 0 0
T76 0 1221 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 6202 0 0
T1 9978 16 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 14 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 11 0 0
T26 0 19 0 0
T30 0 1 0 0
T32 0 25 0 0
T33 0 15 0 0
T34 0 11 0 0
T41 0 1 0 0
T76 0 21 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 250825 0 0
T1 9978 237 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 564 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 743 0 0
T26 0 1199 0 0
T30 0 11 0 0
T32 0 418 0 0
T33 0 344 0 0
T34 0 391 0 0
T41 0 77 0 0
T76 0 1221 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 9828664 0 0
T1 9978 3882 0 0
T2 1910 0 0 0
T3 13683 6393 0 0
T4 103398 48160 0 0
T5 15135 0 0 0
T6 4069 2176 0 0
T7 16092 4886 0 0
T8 2054 1247 0 0
T9 3035 0 0 0
T10 18353 9630 0 0
T13 0 258 0 0
T26 0 26162 0 0
T30 0 796 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 23964528 250815 0 0
T1 9978 237 0 0
T2 1910 0 0 0
T3 13683 0 0 0
T4 103398 564 0 0
T5 15135 0 0 0
T6 4069 0 0 0
T7 16092 0 0 0
T8 2054 0 0 0
T9 3035 0 0 0
T10 18353 743 0 0
T26 0 1199 0 0
T30 0 11 0 0
T32 0 418 0 0
T33 0 344 0 0
T34 0 391 0 0
T41 0 77 0 0
T76 0 1221 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%