Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T41,T42,T75 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
13871 |
0 |
0 |
| T1 |
10846 |
20 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
7 |
0 |
0 |
| T4 |
10468 |
43 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
6 |
0 |
0 |
| T7 |
1790 |
6 |
0 |
0 |
| T8 |
190 |
1 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
11 |
0 |
0 |
| T26 |
0 |
22 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
168696 |
0 |
0 |
| T1 |
10846 |
535 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
59 |
0 |
0 |
| T4 |
10468 |
348 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
82 |
0 |
0 |
| T7 |
1790 |
52 |
0 |
0 |
| T8 |
190 |
9 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
87 |
0 |
0 |
| T26 |
0 |
175 |
0 |
0 |
| T30 |
0 |
14 |
0 |
0 |
| T31 |
0 |
25 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
13871 |
0 |
0 |
| T1 |
10846 |
20 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
7 |
0 |
0 |
| T4 |
10468 |
43 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
6 |
0 |
0 |
| T7 |
1790 |
6 |
0 |
0 |
| T8 |
190 |
1 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
11 |
0 |
0 |
| T26 |
0 |
22 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
168696 |
0 |
0 |
| T1 |
10846 |
535 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
59 |
0 |
0 |
| T4 |
10468 |
348 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
82 |
0 |
0 |
| T7 |
1790 |
52 |
0 |
0 |
| T8 |
190 |
9 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
87 |
0 |
0 |
| T26 |
0 |
175 |
0 |
0 |
| T30 |
0 |
14 |
0 |
0 |
| T31 |
0 |
25 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
3588 |
0 |
0 |
| T1 |
10846 |
2 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
0 |
0 |
0 |
| T4 |
10468 |
10 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
4 |
0 |
0 |
| T7 |
1790 |
0 |
0 |
0 |
| T8 |
190 |
0 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
0 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T24 |
0 |
3 |
0 |
0 |
| T31 |
0 |
1 |
0 |
0 |
| T34 |
0 |
33 |
0 |
0 |
| T76 |
0 |
2 |
0 |
0 |
| T77 |
0 |
1 |
0 |
0 |
| T78 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
13871 |
0 |
0 |
| T1 |
10846 |
20 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
7 |
0 |
0 |
| T4 |
10468 |
43 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
6 |
0 |
0 |
| T7 |
1790 |
6 |
0 |
0 |
| T8 |
190 |
1 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
11 |
0 |
0 |
| T26 |
0 |
22 |
0 |
0 |
| T30 |
0 |
1 |
0 |
0 |
| T31 |
0 |
2 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
5128357 |
168696 |
0 |
0 |
| T1 |
10846 |
535 |
0 |
0 |
| T2 |
549 |
0 |
0 |
0 |
| T3 |
1424 |
59 |
0 |
0 |
| T4 |
10468 |
348 |
0 |
0 |
| T5 |
742 |
0 |
0 |
0 |
| T6 |
1405 |
82 |
0 |
0 |
| T7 |
1790 |
52 |
0 |
0 |
| T8 |
190 |
9 |
0 |
0 |
| T9 |
304 |
0 |
0 |
0 |
| T10 |
2002 |
87 |
0 |
0 |
| T26 |
0 |
175 |
0 |
0 |
| T30 |
0 |
14 |
0 |
0 |
| T31 |
0 |
25 |
0 |
0 |