Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T2,T4,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T38,T81 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
6414 |
0 |
0 |
| T2 |
20143 |
5 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
119 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
38 |
0 |
0 |
| T22 |
0 |
21 |
0 |
0 |
| T23 |
0 |
21 |
0 |
0 |
| T24 |
0 |
19 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T38 |
1390 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
262253 |
0 |
0 |
| T2 |
20143 |
399 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
2435 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
1016 |
0 |
0 |
| T22 |
0 |
352 |
0 |
0 |
| T23 |
0 |
408 |
0 |
0 |
| T24 |
0 |
897 |
0 |
0 |
| T25 |
0 |
119 |
0 |
0 |
| T38 |
1390 |
87 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
9784064 |
0 |
0 |
| T2 |
20143 |
4737 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
173985 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
825 |
0 |
0 |
| T7 |
19806 |
6637 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T13 |
0 |
133 |
0 |
0 |
| T22 |
0 |
4969 |
0 |
0 |
| T25 |
0 |
2668 |
0 |
0 |
| T38 |
1390 |
69 |
0 |
0 |
| T56 |
0 |
2215 |
0 |
0 |
| T84 |
0 |
1624 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
262246 |
0 |
0 |
| T2 |
20143 |
399 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
2435 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
1016 |
0 |
0 |
| T22 |
0 |
352 |
0 |
0 |
| T23 |
0 |
408 |
0 |
0 |
| T24 |
0 |
897 |
0 |
0 |
| T25 |
0 |
119 |
0 |
0 |
| T38 |
1390 |
87 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
6414 |
0 |
0 |
| T2 |
20143 |
5 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
119 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
38 |
0 |
0 |
| T22 |
0 |
21 |
0 |
0 |
| T23 |
0 |
21 |
0 |
0 |
| T24 |
0 |
19 |
0 |
0 |
| T25 |
0 |
5 |
0 |
0 |
| T38 |
1390 |
1 |
0 |
0 |
| T82 |
0 |
1 |
0 |
0 |
| T83 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
262253 |
0 |
0 |
| T2 |
20143 |
399 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
2435 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
1016 |
0 |
0 |
| T22 |
0 |
352 |
0 |
0 |
| T23 |
0 |
408 |
0 |
0 |
| T24 |
0 |
897 |
0 |
0 |
| T25 |
0 |
119 |
0 |
0 |
| T38 |
1390 |
87 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
9784064 |
0 |
0 |
| T2 |
20143 |
4737 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
173985 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
825 |
0 |
0 |
| T7 |
19806 |
6637 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T13 |
0 |
133 |
0 |
0 |
| T22 |
0 |
4969 |
0 |
0 |
| T25 |
0 |
2668 |
0 |
0 |
| T38 |
1390 |
69 |
0 |
0 |
| T56 |
0 |
2215 |
0 |
0 |
| T84 |
0 |
1624 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23999493 |
262246 |
0 |
0 |
| T2 |
20143 |
399 |
0 |
0 |
| T3 |
3062 |
0 |
0 |
0 |
| T4 |
390351 |
2435 |
0 |
0 |
| T5 |
2784 |
0 |
0 |
0 |
| T6 |
1392 |
0 |
0 |
0 |
| T7 |
19806 |
0 |
0 |
0 |
| T8 |
682 |
0 |
0 |
0 |
| T9 |
1059 |
0 |
0 |
0 |
| T10 |
952 |
0 |
0 |
0 |
| T20 |
0 |
1016 |
0 |
0 |
| T22 |
0 |
352 |
0 |
0 |
| T23 |
0 |
408 |
0 |
0 |
| T24 |
0 |
897 |
0 |
0 |
| T25 |
0 |
119 |
0 |
0 |
| T38 |
1390 |
87 |
0 |
0 |
| T82 |
0 |
12 |
0 |
0 |
| T83 |
0 |
11 |
0 |
0 |