Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_rstmgr_sva_if
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.pwrmgr_rstmgr_sva_if 100.00 100.00 100.00 100.00



Module Instance : tb.dut.pwrmgr_rstmgr_sva_if

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_rstmgr_sva_if
Line No.TotalCoveredPercent
TOTAL11100.00
ALWAYS3311100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
33 1 1


Cond Coverage for Module : pwrmgr_rstmgr_sva_if
TotalCoveredPercent
Conditions33100.00
Logical33100.00
Non-Logical00
Event00

 LINE       33
 EXPRESSION (((!rst_slow_ni)) || disable_sva)
             --------1-------    -----2-----
-1--2-StatusTests
00CoveredT2,T4,T6
01CoveredT1,T2,T3
10CoveredT2,T12,T19

Assert Coverage for Module : pwrmgr_rstmgr_sva_if
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 8 8 100.00 8 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 8 8 100.00 8 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assertions_per_power_domains[0].LcHandshakeOff_A 26346024 6748 0 0
gen_assertions_per_power_domains[0].LcHandshakeOn_A 26346024 281449 0 0
gen_assertions_per_power_domains[0].SysHandshakeOff_A 26346024 11083971 0 0
gen_assertions_per_power_domains[0].SysHandshakeOn_A 26346024 281448 0 0
gen_assertions_per_power_domains[1].LcHandshakeOff_A 26346024 6748 0 0
gen_assertions_per_power_domains[1].LcHandshakeOn_A 26346024 281449 0 0
gen_assertions_per_power_domains[1].SysHandshakeOff_A 26346024 11083971 0 0
gen_assertions_per_power_domains[1].SysHandshakeOn_A 26346024 281448 0 0


gen_assertions_per_power_domains[0].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 6748 0 0
T2 221840 67 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 23 0 0
T9 18715 18 0 0
T10 2201 0 0 0
T12 0 37 0 0
T19 0 134 0 0
T33 0 26 0 0
T34 0 4 0 0
T36 1456 1 0 0
T78 0 1 0 0
T79 0 1 0 0

gen_assertions_per_power_domains[0].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 281449 0 0
T2 221840 1406 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 1127 0 0
T9 18715 300 0 0
T10 2201 0 0 0
T12 0 2680 0 0
T19 0 8397 0 0
T33 0 572 0 0
T34 0 144 0 0
T36 1456 11 0 0
T78 0 12 0 0
T79 0 12 0 0

gen_assertions_per_power_domains[0].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 11083971 0 0
T2 221840 97870 0 0
T3 5619 0 0 0
T4 5263 1648 0 0
T5 4423 0 0 0
T6 2497 434 0 0
T7 7137 0 0 0
T8 62836 30602 0 0
T9 18715 7649 0 0
T10 2201 0 0 0
T33 0 8154 0 0
T34 0 4781 0 0
T36 1456 1145 0 0
T78 0 1463 0 0
T79 0 1084 0 0

gen_assertions_per_power_domains[0].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 281448 0 0
T2 221840 1406 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 1127 0 0
T9 18715 300 0 0
T10 2201 0 0 0
T12 0 2680 0 0
T19 0 8397 0 0
T33 0 572 0 0
T34 0 144 0 0
T36 1456 11 0 0
T78 0 12 0 0
T79 0 12 0 0

gen_assertions_per_power_domains[1].LcHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 6748 0 0
T2 221840 67 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 23 0 0
T9 18715 18 0 0
T10 2201 0 0 0
T12 0 37 0 0
T19 0 134 0 0
T33 0 26 0 0
T34 0 4 0 0
T36 1456 1 0 0
T78 0 1 0 0
T79 0 1 0 0

gen_assertions_per_power_domains[1].LcHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 281449 0 0
T2 221840 1406 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 1127 0 0
T9 18715 300 0 0
T10 2201 0 0 0
T12 0 2680 0 0
T19 0 8397 0 0
T33 0 572 0 0
T34 0 144 0 0
T36 1456 11 0 0
T78 0 12 0 0
T79 0 12 0 0

gen_assertions_per_power_domains[1].SysHandshakeOff_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 11083971 0 0
T2 221840 97870 0 0
T3 5619 0 0 0
T4 5263 1648 0 0
T5 4423 0 0 0
T6 2497 434 0 0
T7 7137 0 0 0
T8 62836 30602 0 0
T9 18715 7649 0 0
T10 2201 0 0 0
T33 0 8154 0 0
T34 0 4781 0 0
T36 1456 1145 0 0
T78 0 1463 0 0
T79 0 1084 0 0

gen_assertions_per_power_domains[1].SysHandshakeOn_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 26346024 281448 0 0
T2 221840 1406 0 0
T3 5619 0 0 0
T4 5263 0 0 0
T5 4423 0 0 0
T6 2497 0 0 0
T7 7137 0 0 0
T8 62836 1127 0 0
T9 18715 300 0 0
T10 2201 0 0 0
T12 0 2680 0 0
T19 0 8397 0 0
T33 0 572 0 0
T34 0 144 0 0
T36 1456 11 0 0
T78 0 12 0 0
T79 0 12 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%