Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T4,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T12,T19 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
15364 |
0 |
0 |
T2 |
77057 |
250 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
2 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
25 |
0 |
0 |
T9 |
15312 |
21 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
117 |
0 |
0 |
T33 |
0 |
29 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T36 |
421 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
187831 |
0 |
0 |
T2 |
77057 |
2962 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
18 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
196 |
0 |
0 |
T9 |
15312 |
478 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
988 |
0 |
0 |
T33 |
0 |
445 |
0 |
0 |
T34 |
0 |
31 |
0 |
0 |
T36 |
421 |
13 |
0 |
0 |
T78 |
0 |
7 |
0 |
0 |
T79 |
0 |
10 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
15364 |
0 |
0 |
T2 |
77057 |
250 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
2 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
25 |
0 |
0 |
T9 |
15312 |
21 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
117 |
0 |
0 |
T33 |
0 |
29 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T36 |
421 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
187831 |
0 |
0 |
T2 |
77057 |
2962 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
18 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
196 |
0 |
0 |
T9 |
15312 |
478 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
988 |
0 |
0 |
T33 |
0 |
445 |
0 |
0 |
T34 |
0 |
31 |
0 |
0 |
T36 |
421 |
13 |
0 |
0 |
T78 |
0 |
7 |
0 |
0 |
T79 |
0 |
10 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
3944 |
0 |
0 |
T2 |
77057 |
97 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
0 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
0 |
0 |
0 |
T9 |
15312 |
7 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
20 |
0 |
0 |
T19 |
0 |
85 |
0 |
0 |
T36 |
421 |
0 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
0 |
14 |
0 |
0 |
T84 |
0 |
3 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
15364 |
0 |
0 |
T2 |
77057 |
250 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
2 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
25 |
0 |
0 |
T9 |
15312 |
21 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
117 |
0 |
0 |
T33 |
0 |
29 |
0 |
0 |
T34 |
0 |
4 |
0 |
0 |
T36 |
421 |
1 |
0 |
0 |
T78 |
0 |
1 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5446144 |
187831 |
0 |
0 |
T2 |
77057 |
2962 |
0 |
0 |
T3 |
591 |
0 |
0 |
0 |
T4 |
1105 |
18 |
0 |
0 |
T5 |
671 |
0 |
0 |
0 |
T6 |
193 |
0 |
0 |
0 |
T7 |
540 |
0 |
0 |
0 |
T8 |
6379 |
196 |
0 |
0 |
T9 |
15312 |
478 |
0 |
0 |
T10 |
192 |
0 |
0 |
0 |
T12 |
0 |
988 |
0 |
0 |
T33 |
0 |
445 |
0 |
0 |
T34 |
0 |
31 |
0 |
0 |
T36 |
421 |
13 |
0 |
0 |
T78 |
0 |
7 |
0 |
0 |
T79 |
0 |
10 |
0 |
0 |