Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T10,T14 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
6393 |
0 |
0 |
T2 |
13691 |
8 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
1 |
0 |
0 |
T6 |
1313 |
1 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
34 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
4 |
0 |
0 |
T14 |
49658 |
27 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
271818 |
0 |
0 |
T2 |
13691 |
534 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
13 |
0 |
0 |
T6 |
1313 |
12 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
779 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
492 |
0 |
0 |
T14 |
49658 |
735 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T23 |
0 |
675 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
10551470 |
0 |
0 |
T1 |
9833 |
5318 |
0 |
0 |
T2 |
13691 |
7392 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
6534 |
0 |
0 |
T5 |
1610 |
1157 |
0 |
0 |
T6 |
1313 |
1052 |
0 |
0 |
T7 |
2158 |
1678 |
0 |
0 |
T8 |
139872 |
62004 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
884 |
0 |
0 |
T14 |
0 |
24306 |
0 |
0 |
T23 |
0 |
12648 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
271777 |
0 |
0 |
T2 |
13691 |
534 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
13 |
0 |
0 |
T6 |
1313 |
12 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
779 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
492 |
0 |
0 |
T14 |
49658 |
735 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T23 |
0 |
675 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
6393 |
0 |
0 |
T2 |
13691 |
8 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
1 |
0 |
0 |
T6 |
1313 |
1 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
34 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
4 |
0 |
0 |
T14 |
49658 |
27 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T45 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
271818 |
0 |
0 |
T2 |
13691 |
534 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
13 |
0 |
0 |
T6 |
1313 |
12 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
779 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
492 |
0 |
0 |
T14 |
49658 |
735 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T23 |
0 |
675 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
10551470 |
0 |
0 |
T1 |
9833 |
5318 |
0 |
0 |
T2 |
13691 |
7392 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
6534 |
0 |
0 |
T5 |
1610 |
1157 |
0 |
0 |
T6 |
1313 |
1052 |
0 |
0 |
T7 |
2158 |
1678 |
0 |
0 |
T8 |
139872 |
62004 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
884 |
0 |
0 |
T14 |
0 |
24306 |
0 |
0 |
T23 |
0 |
12648 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25210106 |
271777 |
0 |
0 |
T2 |
13691 |
534 |
0 |
0 |
T3 |
3647 |
0 |
0 |
0 |
T4 |
15206 |
0 |
0 |
0 |
T5 |
1610 |
13 |
0 |
0 |
T6 |
1313 |
12 |
0 |
0 |
T7 |
2158 |
0 |
0 |
0 |
T8 |
139872 |
779 |
0 |
0 |
T9 |
2195 |
0 |
0 |
0 |
T10 |
1986 |
492 |
0 |
0 |
T14 |
49658 |
735 |
0 |
0 |
T16 |
0 |
20 |
0 |
0 |
T23 |
0 |
675 |
0 |
0 |
T41 |
0 |
13 |
0 |
0 |
T45 |
0 |
10 |
0 |
0 |