Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T8,T10,T14 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
14860 |
0 |
0 |
T1 |
1492 |
8 |
0 |
0 |
T2 |
1412 |
8 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
8 |
0 |
0 |
T5 |
274 |
1 |
0 |
0 |
T6 |
459 |
1 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
118 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
0 |
0 |
0 |
T14 |
0 |
49 |
0 |
0 |
T16 |
0 |
17 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
177376 |
0 |
0 |
T1 |
1492 |
65 |
0 |
0 |
T2 |
1412 |
63 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
66 |
0 |
0 |
T5 |
274 |
10 |
0 |
0 |
T6 |
459 |
12 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
1666 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
45 |
0 |
0 |
T14 |
0 |
667 |
0 |
0 |
T16 |
0 |
137 |
0 |
0 |
T23 |
0 |
183 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
14860 |
0 |
0 |
T1 |
1492 |
8 |
0 |
0 |
T2 |
1412 |
8 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
8 |
0 |
0 |
T5 |
274 |
1 |
0 |
0 |
T6 |
459 |
1 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
118 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
0 |
0 |
0 |
T14 |
0 |
49 |
0 |
0 |
T16 |
0 |
17 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
177376 |
0 |
0 |
T1 |
1492 |
65 |
0 |
0 |
T2 |
1412 |
63 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
66 |
0 |
0 |
T5 |
274 |
10 |
0 |
0 |
T6 |
459 |
12 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
1666 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
45 |
0 |
0 |
T14 |
0 |
667 |
0 |
0 |
T16 |
0 |
137 |
0 |
0 |
T23 |
0 |
183 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
3476 |
0 |
0 |
T1 |
1492 |
5 |
0 |
0 |
T2 |
1412 |
0 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
3 |
0 |
0 |
T5 |
274 |
0 |
0 |
0 |
T6 |
459 |
0 |
0 |
0 |
T7 |
2173 |
2 |
0 |
0 |
T8 |
49731 |
46 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T37 |
0 |
4 |
0 |
0 |
T45 |
0 |
15 |
0 |
0 |
T83 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
14860 |
0 |
0 |
T1 |
1492 |
8 |
0 |
0 |
T2 |
1412 |
8 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
8 |
0 |
0 |
T5 |
274 |
1 |
0 |
0 |
T6 |
459 |
1 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
118 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
0 |
0 |
0 |
T14 |
0 |
49 |
0 |
0 |
T16 |
0 |
17 |
0 |
0 |
T23 |
0 |
19 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5181460 |
177376 |
0 |
0 |
T1 |
1492 |
65 |
0 |
0 |
T2 |
1412 |
63 |
0 |
0 |
T3 |
366 |
0 |
0 |
0 |
T4 |
1619 |
66 |
0 |
0 |
T5 |
274 |
10 |
0 |
0 |
T6 |
459 |
12 |
0 |
0 |
T7 |
2173 |
0 |
0 |
0 |
T8 |
49731 |
1666 |
0 |
0 |
T9 |
210 |
0 |
0 |
0 |
T10 |
377 |
45 |
0 |
0 |
T14 |
0 |
667 |
0 |
0 |
T16 |
0 |
137 |
0 |
0 |
T23 |
0 |
183 |
0 |
0 |