Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T5,T8,T9 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
6479 |
0 |
0 |
T2 |
6056 |
1 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
22 |
0 |
0 |
T6 |
1551 |
1 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
20 |
0 |
0 |
T9 |
291221 |
32 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
58 |
0 |
0 |
T21 |
0 |
30 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T35 |
0 |
10 |
0 |
0 |
T79 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
273866 |
0 |
0 |
T2 |
6056 |
10 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
938 |
0 |
0 |
T6 |
1551 |
10 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
458 |
0 |
0 |
T9 |
291221 |
1752 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
3815 |
0 |
0 |
T21 |
0 |
773 |
0 |
0 |
T22 |
0 |
441 |
0 |
0 |
T35 |
0 |
298 |
0 |
0 |
T79 |
0 |
522 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
10681990 |
0 |
0 |
T2 |
6056 |
1339 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
21098 |
0 |
0 |
T6 |
1551 |
1093 |
0 |
0 |
T7 |
18503 |
10783 |
0 |
0 |
T8 |
14230 |
6086 |
0 |
0 |
T9 |
291221 |
118864 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
160672 |
0 |
0 |
T21 |
0 |
9694 |
0 |
0 |
T80 |
0 |
6097 |
0 |
0 |
T81 |
0 |
390 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
273921 |
0 |
0 |
T2 |
6056 |
10 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
938 |
0 |
0 |
T6 |
1551 |
10 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
458 |
0 |
0 |
T9 |
291221 |
1752 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
3815 |
0 |
0 |
T21 |
0 |
773 |
0 |
0 |
T22 |
0 |
441 |
0 |
0 |
T35 |
0 |
298 |
0 |
0 |
T79 |
0 |
522 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
6479 |
0 |
0 |
T2 |
6056 |
1 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
22 |
0 |
0 |
T6 |
1551 |
1 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
20 |
0 |
0 |
T9 |
291221 |
32 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
58 |
0 |
0 |
T21 |
0 |
30 |
0 |
0 |
T22 |
0 |
21 |
0 |
0 |
T35 |
0 |
10 |
0 |
0 |
T79 |
0 |
21 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
273866 |
0 |
0 |
T2 |
6056 |
10 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
938 |
0 |
0 |
T6 |
1551 |
10 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
458 |
0 |
0 |
T9 |
291221 |
1752 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
3815 |
0 |
0 |
T21 |
0 |
773 |
0 |
0 |
T22 |
0 |
441 |
0 |
0 |
T35 |
0 |
298 |
0 |
0 |
T79 |
0 |
522 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
10681990 |
0 |
0 |
T2 |
6056 |
1339 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
21098 |
0 |
0 |
T6 |
1551 |
1093 |
0 |
0 |
T7 |
18503 |
10783 |
0 |
0 |
T8 |
14230 |
6086 |
0 |
0 |
T9 |
291221 |
118864 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
160672 |
0 |
0 |
T21 |
0 |
9694 |
0 |
0 |
T80 |
0 |
6097 |
0 |
0 |
T81 |
0 |
390 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25515212 |
273921 |
0 |
0 |
T2 |
6056 |
10 |
0 |
0 |
T3 |
3034 |
0 |
0 |
0 |
T4 |
4820 |
0 |
0 |
0 |
T5 |
45335 |
938 |
0 |
0 |
T6 |
1551 |
10 |
0 |
0 |
T7 |
18503 |
0 |
0 |
0 |
T8 |
14230 |
458 |
0 |
0 |
T9 |
291221 |
1752 |
0 |
0 |
T10 |
797 |
0 |
0 |
0 |
T11 |
15868 |
0 |
0 |
0 |
T13 |
0 |
3815 |
0 |
0 |
T21 |
0 |
773 |
0 |
0 |
T22 |
0 |
441 |
0 |
0 |
T35 |
0 |
298 |
0 |
0 |
T79 |
0 |
522 |
0 |
0 |