Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T6,T8 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T4,T13,T22 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
13773 |
0 |
0 |
T6 |
809 |
7 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
8 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
82 |
0 |
0 |
T21 |
6090 |
22 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T36 |
3089 |
11 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
381 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T61 |
0 |
6 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
158733 |
0 |
0 |
T4 |
566 |
27 |
0 |
0 |
T5 |
317 |
0 |
0 |
0 |
T6 |
809 |
51 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
111 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
3018 |
0 |
0 |
T21 |
0 |
195 |
0 |
0 |
T22 |
0 |
242 |
0 |
0 |
T36 |
3089 |
199 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T77 |
0 |
15 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
13773 |
0 |
0 |
T6 |
809 |
7 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
8 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
82 |
0 |
0 |
T21 |
6090 |
22 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T36 |
3089 |
11 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
381 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T61 |
0 |
6 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
158733 |
0 |
0 |
T4 |
566 |
27 |
0 |
0 |
T5 |
317 |
0 |
0 |
0 |
T6 |
809 |
51 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
111 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
3018 |
0 |
0 |
T21 |
0 |
195 |
0 |
0 |
T22 |
0 |
242 |
0 |
0 |
T36 |
3089 |
199 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T77 |
0 |
15 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
3452 |
0 |
0 |
T11 |
204 |
0 |
0 |
0 |
T13 |
105685 |
56 |
0 |
0 |
T14 |
0 |
73 |
0 |
0 |
T15 |
0 |
19 |
0 |
0 |
T21 |
6090 |
0 |
0 |
0 |
T22 |
5610 |
0 |
0 |
0 |
T34 |
731 |
0 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T36 |
3089 |
2 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
381 |
0 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T57 |
461 |
0 |
0 |
0 |
T61 |
0 |
3 |
0 |
0 |
T77 |
394 |
0 |
0 |
0 |
T78 |
0 |
6 |
0 |
0 |
T79 |
0 |
1 |
0 |
0 |
T80 |
0 |
3 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
13773 |
0 |
0 |
T6 |
809 |
7 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
8 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
82 |
0 |
0 |
T21 |
6090 |
22 |
0 |
0 |
T22 |
0 |
29 |
0 |
0 |
T36 |
3089 |
11 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
381 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T61 |
0 |
6 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4758128 |
158733 |
0 |
0 |
T4 |
566 |
27 |
0 |
0 |
T5 |
317 |
0 |
0 |
0 |
T6 |
809 |
51 |
0 |
0 |
T7 |
519 |
0 |
0 |
0 |
T8 |
3110 |
111 |
0 |
0 |
T9 |
354 |
0 |
0 |
0 |
T10 |
420 |
0 |
0 |
0 |
T13 |
105685 |
3018 |
0 |
0 |
T21 |
0 |
195 |
0 |
0 |
T22 |
0 |
242 |
0 |
0 |
T36 |
3089 |
199 |
0 |
0 |
T37 |
523 |
0 |
0 |
0 |
T38 |
0 |
14 |
0 |
0 |
T57 |
0 |
14 |
0 |
0 |
T77 |
0 |
15 |
0 |
0 |