Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T9 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T4,T9,T27 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
13967 |
0 |
0 |
| T5 |
8647 |
28 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
0 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
1 |
0 |
0 |
| T12 |
8217 |
22 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
23 |
0 |
0 |
| T16 |
0 |
195 |
0 |
0 |
| T17 |
0 |
52 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
25 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T59 |
0 |
9 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
169454 |
0 |
0 |
| T4 |
507 |
15 |
0 |
0 |
| T5 |
8647 |
378 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
23 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
7 |
0 |
0 |
| T12 |
0 |
282 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
481 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
217 |
0 |
0 |
| T54 |
0 |
10 |
0 |
0 |
| T55 |
0 |
69 |
0 |
0 |
| T59 |
0 |
75 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
13967 |
0 |
0 |
| T5 |
8647 |
28 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
0 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
1 |
0 |
0 |
| T12 |
8217 |
22 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
23 |
0 |
0 |
| T16 |
0 |
195 |
0 |
0 |
| T17 |
0 |
52 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
25 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T59 |
0 |
9 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
169454 |
0 |
0 |
| T4 |
507 |
15 |
0 |
0 |
| T5 |
8647 |
378 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
23 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
7 |
0 |
0 |
| T12 |
0 |
282 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
481 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
217 |
0 |
0 |
| T54 |
0 |
10 |
0 |
0 |
| T55 |
0 |
69 |
0 |
0 |
| T59 |
0 |
75 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
3464 |
0 |
0 |
| T5 |
8647 |
1 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
1 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
0 |
0 |
0 |
| T12 |
8217 |
0 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T16 |
0 |
69 |
0 |
0 |
| T17 |
0 |
30 |
0 |
0 |
| T24 |
0 |
117 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T37 |
0 |
12 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T78 |
0 |
1 |
0 |
0 |
| T79 |
0 |
2 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
13967 |
0 |
0 |
| T5 |
8647 |
28 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
0 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
1 |
0 |
0 |
| T12 |
8217 |
22 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
23 |
0 |
0 |
| T16 |
0 |
195 |
0 |
0 |
| T17 |
0 |
52 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
25 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T59 |
0 |
9 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
4998270 |
169454 |
0 |
0 |
| T4 |
507 |
15 |
0 |
0 |
| T5 |
8647 |
378 |
0 |
0 |
| T6 |
678 |
0 |
0 |
0 |
| T7 |
377 |
0 |
0 |
0 |
| T8 |
201 |
0 |
0 |
0 |
| T9 |
316 |
23 |
0 |
0 |
| T10 |
1088 |
0 |
0 |
0 |
| T11 |
349 |
7 |
0 |
0 |
| T12 |
0 |
282 |
0 |
0 |
| T13 |
1150 |
0 |
0 |
0 |
| T15 |
0 |
481 |
0 |
0 |
| T26 |
185 |
0 |
0 |
0 |
| T27 |
0 |
217 |
0 |
0 |
| T54 |
0 |
10 |
0 |
0 |
| T55 |
0 |
69 |
0 |
0 |
| T59 |
0 |
75 |
0 |
0 |