Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T4,T5,T9 |
1 | 1 | Covered | T5,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T5,T10,T11 |
1 | 1 | Covered | T4,T5,T9 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30087156 |
86615 |
0 |
0 |
T4 |
2110 |
8 |
0 |
0 |
T5 |
32036 |
100 |
0 |
0 |
T6 |
5017 |
0 |
0 |
0 |
T7 |
5358 |
0 |
0 |
0 |
T8 |
15725 |
0 |
0 |
0 |
T9 |
3602 |
2 |
0 |
0 |
T10 |
3371 |
22 |
0 |
0 |
T11 |
3221 |
4 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
4467 |
22 |
0 |
0 |
T14 |
0 |
10 |
0 |
0 |
T15 |
0 |
204 |
0 |
0 |
T26 |
2353 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30087156 |
86718 |
0 |
0 |
T4 |
2110 |
8 |
0 |
0 |
T5 |
32036 |
100 |
0 |
0 |
T6 |
5017 |
0 |
0 |
0 |
T7 |
5358 |
0 |
0 |
0 |
T8 |
15725 |
0 |
0 |
0 |
T9 |
3602 |
5 |
0 |
0 |
T10 |
3371 |
22 |
0 |
0 |
T11 |
3221 |
4 |
0 |
0 |
T12 |
0 |
100 |
0 |
0 |
T13 |
4467 |
22 |
0 |
0 |
T14 |
0 |
10 |
0 |
0 |
T15 |
0 |
204 |
0 |
0 |
T26 |
2353 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T4,T5,T9 |
1 | 1 | Covered | T5,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T5,T10,T11 |
1 | 1 | Covered | T4,T5,T9 |
Branch Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_slow_cdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4998270 |
43311 |
0 |
0 |
T4 |
507 |
4 |
0 |
0 |
T5 |
8647 |
50 |
0 |
0 |
T6 |
678 |
0 |
0 |
0 |
T7 |
377 |
0 |
0 |
0 |
T8 |
201 |
0 |
0 |
0 |
T9 |
316 |
1 |
0 |
0 |
T10 |
1088 |
11 |
0 |
0 |
T11 |
349 |
2 |
0 |
0 |
T12 |
0 |
50 |
0 |
0 |
T13 |
1150 |
11 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
0 |
102 |
0 |
0 |
T26 |
185 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25088886 |
43394 |
0 |
0 |
T4 |
1603 |
4 |
0 |
0 |
T5 |
23389 |
50 |
0 |
0 |
T6 |
4339 |
0 |
0 |
0 |
T7 |
4981 |
0 |
0 |
0 |
T8 |
15524 |
0 |
0 |
0 |
T9 |
3286 |
4 |
0 |
0 |
T10 |
2283 |
11 |
0 |
0 |
T11 |
2872 |
2 |
0 |
0 |
T12 |
0 |
50 |
0 |
0 |
T13 |
3317 |
11 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
0 |
102 |
0 |
0 |
T26 |
2168 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T4,T5,T9 |
1 | 1 | Covered | T5,T10,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T4,T5,T9 |
1 | 0 | Covered | T5,T10,T11 |
1 | 1 | Covered | T4,T5,T9 |
Branch Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_cdc.u_scdc_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25088886 |
43304 |
0 |
0 |
T4 |
1603 |
4 |
0 |
0 |
T5 |
23389 |
50 |
0 |
0 |
T6 |
4339 |
0 |
0 |
0 |
T7 |
4981 |
0 |
0 |
0 |
T8 |
15524 |
0 |
0 |
0 |
T9 |
3286 |
1 |
0 |
0 |
T10 |
2283 |
11 |
0 |
0 |
T11 |
2872 |
2 |
0 |
0 |
T12 |
0 |
50 |
0 |
0 |
T13 |
3317 |
11 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
0 |
102 |
0 |
0 |
T26 |
2168 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
4998270 |
43324 |
0 |
0 |
T4 |
507 |
4 |
0 |
0 |
T5 |
8647 |
50 |
0 |
0 |
T6 |
678 |
0 |
0 |
0 |
T7 |
377 |
0 |
0 |
0 |
T8 |
201 |
0 |
0 |
0 |
T9 |
316 |
1 |
0 |
0 |
T10 |
1088 |
11 |
0 |
0 |
T11 |
349 |
2 |
0 |
0 |
T12 |
0 |
50 |
0 |
0 |
T13 |
1150 |
11 |
0 |
0 |
T14 |
0 |
5 |
0 |
0 |
T15 |
0 |
102 |
0 |
0 |
T26 |
185 |
0 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |