Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T7,T43 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
6520 |
0 |
0 |
T2 |
1419 |
3 |
0 |
0 |
T3 |
12427 |
4 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
7 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
7 |
0 |
0 |
T8 |
6296 |
2 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
44 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
293239 |
0 |
0 |
T2 |
1419 |
213 |
0 |
0 |
T3 |
12427 |
227 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
447 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
255 |
0 |
0 |
T8 |
6296 |
100 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
1031 |
0 |
0 |
T14 |
0 |
6110 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
172 |
0 |
0 |
T44 |
0 |
233 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
11207208 |
0 |
0 |
T2 |
1419 |
759 |
0 |
0 |
T3 |
12427 |
7556 |
0 |
0 |
T4 |
8094 |
1642 |
0 |
0 |
T5 |
17091 |
7829 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
4477 |
0 |
0 |
T8 |
6296 |
4412 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
68509 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
152 |
0 |
0 |
T55 |
0 |
3947 |
0 |
0 |
T82 |
0 |
4040 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
293227 |
0 |
0 |
T2 |
1419 |
213 |
0 |
0 |
T3 |
12427 |
227 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
447 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
255 |
0 |
0 |
T8 |
6296 |
100 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
1027 |
0 |
0 |
T14 |
0 |
6110 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
172 |
0 |
0 |
T44 |
0 |
233 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
6520 |
0 |
0 |
T2 |
1419 |
3 |
0 |
0 |
T3 |
12427 |
4 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
7 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
7 |
0 |
0 |
T8 |
6296 |
2 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
44 |
0 |
0 |
T14 |
0 |
95 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
293239 |
0 |
0 |
T2 |
1419 |
213 |
0 |
0 |
T3 |
12427 |
227 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
447 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
255 |
0 |
0 |
T8 |
6296 |
100 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
1031 |
0 |
0 |
T14 |
0 |
6110 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
172 |
0 |
0 |
T44 |
0 |
233 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
11207208 |
0 |
0 |
T2 |
1419 |
759 |
0 |
0 |
T3 |
12427 |
7556 |
0 |
0 |
T4 |
8094 |
1642 |
0 |
0 |
T5 |
17091 |
7829 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
4477 |
0 |
0 |
T8 |
6296 |
4412 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
68509 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
152 |
0 |
0 |
T55 |
0 |
3947 |
0 |
0 |
T82 |
0 |
4040 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26534904 |
293227 |
0 |
0 |
T2 |
1419 |
213 |
0 |
0 |
T3 |
12427 |
227 |
0 |
0 |
T4 |
8094 |
0 |
0 |
0 |
T5 |
17091 |
447 |
0 |
0 |
T6 |
1553 |
0 |
0 |
0 |
T7 |
9890 |
255 |
0 |
0 |
T8 |
6296 |
100 |
0 |
0 |
T9 |
14881 |
0 |
0 |
0 |
T10 |
1338 |
0 |
0 |
0 |
T12 |
0 |
1027 |
0 |
0 |
T14 |
0 |
6110 |
0 |
0 |
T26 |
2352 |
0 |
0 |
0 |
T43 |
0 |
172 |
0 |
0 |
T44 |
0 |
233 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |