Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 2 | 100.00 |
ALWAYS | 30 | 1 | 1 | 100.00 |
ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
30 |
1 |
1 |
37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T2,T3,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T7,T43 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
14913 |
0 |
0 |
T3 |
1254 |
7 |
0 |
0 |
T4 |
2841 |
5 |
0 |
0 |
T5 |
1964 |
9 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
8 |
0 |
0 |
T8 |
592 |
4 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T11 |
190 |
0 |
0 |
0 |
T12 |
0 |
135 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
7 |
0 |
0 |
T83 |
0 |
6 |
0 |
0 |
CoreClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
182773 |
0 |
0 |
T2 |
538 |
60 |
0 |
0 |
T3 |
1254 |
57 |
0 |
0 |
T4 |
2841 |
58 |
0 |
0 |
T5 |
1964 |
68 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
95 |
0 |
0 |
T8 |
592 |
32 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T12 |
0 |
1807 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T43 |
0 |
42 |
0 |
0 |
T55 |
0 |
37 |
0 |
0 |
T82 |
0 |
58 |
0 |
0 |
IoClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
14913 |
0 |
0 |
T3 |
1254 |
7 |
0 |
0 |
T4 |
2841 |
5 |
0 |
0 |
T5 |
1964 |
9 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
8 |
0 |
0 |
T8 |
592 |
4 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T11 |
190 |
0 |
0 |
0 |
T12 |
0 |
135 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
7 |
0 |
0 |
T83 |
0 |
6 |
0 |
0 |
IoClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
182773 |
0 |
0 |
T2 |
538 |
60 |
0 |
0 |
T3 |
1254 |
57 |
0 |
0 |
T4 |
2841 |
58 |
0 |
0 |
T5 |
1964 |
68 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
95 |
0 |
0 |
T8 |
592 |
32 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T12 |
0 |
1807 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T43 |
0 |
42 |
0 |
0 |
T55 |
0 |
37 |
0 |
0 |
T82 |
0 |
58 |
0 |
0 |
UsbClkActive_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
3598 |
0 |
0 |
T12 |
54790 |
44 |
0 |
0 |
T13 |
211 |
0 |
0 |
0 |
T14 |
68587 |
123 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T22 |
0 |
20 |
0 |
0 |
T25 |
358 |
0 |
0 |
0 |
T40 |
307 |
0 |
0 |
0 |
T44 |
622 |
0 |
0 |
0 |
T81 |
288 |
0 |
0 |
0 |
T82 |
1078 |
1 |
0 |
0 |
T83 |
1192 |
2 |
0 |
0 |
T84 |
0 |
5 |
0 |
0 |
T85 |
0 |
2 |
0 |
0 |
T86 |
0 |
1 |
0 |
0 |
T87 |
0 |
4 |
0 |
0 |
T88 |
859 |
0 |
0 |
0 |
UsbClkPwrDown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
14913 |
0 |
0 |
T3 |
1254 |
7 |
0 |
0 |
T4 |
2841 |
5 |
0 |
0 |
T5 |
1964 |
9 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
8 |
0 |
0 |
T8 |
592 |
4 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T11 |
190 |
0 |
0 |
0 |
T12 |
0 |
135 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T81 |
0 |
1 |
0 |
0 |
T82 |
0 |
7 |
0 |
0 |
T83 |
0 |
6 |
0 |
0 |
UsbClkPwrUp_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
5338943 |
182773 |
0 |
0 |
T2 |
538 |
60 |
0 |
0 |
T3 |
1254 |
57 |
0 |
0 |
T4 |
2841 |
58 |
0 |
0 |
T5 |
1964 |
68 |
0 |
0 |
T6 |
297 |
0 |
0 |
0 |
T7 |
2711 |
95 |
0 |
0 |
T8 |
592 |
32 |
0 |
0 |
T9 |
647 |
0 |
0 |
0 |
T10 |
220 |
0 |
0 |
0 |
T12 |
0 |
1807 |
0 |
0 |
T26 |
603 |
0 |
0 |
0 |
T43 |
0 |
42 |
0 |
0 |
T55 |
0 |
37 |
0 |
0 |
T82 |
0 |
58 |
0 |
0 |