Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T4 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T5 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
6600 |
0 |
0 |
| T1 |
3238 |
1 |
0 |
0 |
| T2 |
59034 |
23 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
1 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
2 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
9 |
0 |
0 |
| T10 |
1691 |
1 |
0 |
0 |
| T13 |
0 |
29 |
0 |
0 |
| T20 |
0 |
65 |
0 |
0 |
| T23 |
0 |
29 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
277625 |
0 |
0 |
| T1 |
3238 |
218 |
0 |
0 |
| T2 |
59034 |
932 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
105 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
292 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
285 |
0 |
0 |
| T10 |
1691 |
106 |
0 |
0 |
| T13 |
0 |
803 |
0 |
0 |
| T20 |
0 |
3530 |
0 |
0 |
| T23 |
0 |
593 |
0 |
0 |
| T80 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
10941521 |
0 |
0 |
| T1 |
3238 |
146 |
0 |
0 |
| T2 |
59034 |
21977 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
1376 |
0 |
0 |
| T5 |
2154 |
129 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
228 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
5486 |
0 |
0 |
| T10 |
1691 |
83 |
0 |
0 |
| T13 |
0 |
24091 |
0 |
0 |
| T23 |
0 |
9842 |
0 |
0 |
| T80 |
0 |
869 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
277617 |
0 |
0 |
| T1 |
3238 |
218 |
0 |
0 |
| T2 |
59034 |
932 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
105 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
292 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
285 |
0 |
0 |
| T10 |
1691 |
106 |
0 |
0 |
| T13 |
0 |
803 |
0 |
0 |
| T20 |
0 |
3530 |
0 |
0 |
| T23 |
0 |
593 |
0 |
0 |
| T80 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
6600 |
0 |
0 |
| T1 |
3238 |
1 |
0 |
0 |
| T2 |
59034 |
23 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
1 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
2 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
9 |
0 |
0 |
| T10 |
1691 |
1 |
0 |
0 |
| T13 |
0 |
29 |
0 |
0 |
| T20 |
0 |
65 |
0 |
0 |
| T23 |
0 |
29 |
0 |
0 |
| T80 |
0 |
2 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
277625 |
0 |
0 |
| T1 |
3238 |
218 |
0 |
0 |
| T2 |
59034 |
932 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
105 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
292 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
285 |
0 |
0 |
| T10 |
1691 |
106 |
0 |
0 |
| T13 |
0 |
803 |
0 |
0 |
| T20 |
0 |
3530 |
0 |
0 |
| T23 |
0 |
593 |
0 |
0 |
| T80 |
0 |
240 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
10941521 |
0 |
0 |
| T1 |
3238 |
146 |
0 |
0 |
| T2 |
59034 |
21977 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
1376 |
0 |
0 |
| T5 |
2154 |
129 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
228 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
5486 |
0 |
0 |
| T10 |
1691 |
83 |
0 |
0 |
| T13 |
0 |
24091 |
0 |
0 |
| T23 |
0 |
9842 |
0 |
0 |
| T80 |
0 |
869 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
26594678 |
277617 |
0 |
0 |
| T1 |
3238 |
218 |
0 |
0 |
| T2 |
59034 |
932 |
0 |
0 |
| T3 |
3994 |
0 |
0 |
0 |
| T4 |
2923 |
0 |
0 |
0 |
| T5 |
2154 |
105 |
0 |
0 |
| T6 |
5655 |
0 |
0 |
0 |
| T7 |
2598 |
292 |
0 |
0 |
| T8 |
805 |
0 |
0 |
0 |
| T9 |
7660 |
285 |
0 |
0 |
| T10 |
1691 |
106 |
0 |
0 |
| T13 |
0 |
803 |
0 |
0 |
| T20 |
0 |
3530 |
0 |
0 |
| T23 |
0 |
593 |
0 |
0 |
| T80 |
0 |
240 |
0 |
0 |