Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4667 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
31 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
3 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
9 |
|
T15 |
9 |
|
T17 |
4 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
3 |
1 |
|
|
T13 |
3 |
|
- |
- |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
28 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T53 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4656 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
42 |
1 |
|
|
T12 |
1 |
|
T13 |
3 |
|
T53 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
283 |
1 |
|
|
T13 |
1 |
|
T14 |
9 |
|
T15 |
9 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T13 |
2 |
|
T45 |
1 |
|
T144 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
34 |
1 |
|
|
T12 |
1 |
|
T13 |
1 |
|
T53 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4661 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
37 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
2 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
287 |
1 |
|
|
T13 |
1 |
|
T14 |
9 |
|
T15 |
9 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T13 |
2 |
|
T145 |
1 |
|
T146 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
33 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T65 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4657 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
41 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
2 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
287 |
1 |
|
|
T13 |
2 |
|
T14 |
9 |
|
T15 |
9 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
4 |
1 |
|
|
T13 |
1 |
|
T47 |
1 |
|
T144 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
37 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4655 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
43 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
289 |
1 |
|
|
T13 |
2 |
|
T14 |
9 |
|
T15 |
9 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
2 |
1 |
|
|
T13 |
1 |
|
T146 |
1 |
|
- |
- |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
41 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T85 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |
Summary for Variable enable_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for enable_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4650 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
48 |
1 |
|
|
T12 |
1 |
|
T13 |
2 |
|
T53 |
1 |
Summary for Variable interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for interrupt_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4620 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
78 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
1 |
Summary for Variable status_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for status_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
3670 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[1] |
1028 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
Summary for Variable wakeup_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT |
Automatically Generated Bins |
2 |
0 |
2 |
100.00 |
Automatically Generated Bins for wakeup_cp
Bins
NAME | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
4041 |
1 |
|
|
T1 |
2 |
|
T2 |
24 |
|
T3 |
5 |
auto[1] |
657 |
1 |
|
|
T8 |
1 |
|
T12 |
1 |
|
T13 |
4 |
Summary for Cross interrupt_cross
Samples crossed: enable_cp status_cp wakeup_cp interrupt_cp
CATEGORY | EXPECTED | UNCOVERED | COVERED | PERCENT | MISSING |
TOTAL |
8 |
2 |
6 |
75.00 |
2 |
Automatically Generated Cross Bins |
8 |
2 |
6 |
75.00 |
2 |
User Defined Cross Bins |
0 |
0 |
0 |
|
|
Automatically Generated Cross Bins for interrupt_cross
Element holes
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | NUMBER | STATUS |
[auto[1]] |
* |
[auto[0]] |
[auto[0]] |
-- |
-- |
2 |
|
Covered bins
enable_cp | status_cp | wakeup_cp | interrupt_cp | COUNT | AT LEAST | STATUS | | TEST | COUNT | | TEST | COUNT | | TEST | COUNT |
auto[0] |
auto[0] |
auto[0] |
auto[0] |
3379 |
1 |
|
|
T1 |
2 |
|
T2 |
7 |
|
T3 |
5 |
auto[0] |
auto[0] |
auto[1] |
auto[0] |
283 |
1 |
|
|
T13 |
1 |
|
T14 |
9 |
|
T15 |
9 |
auto[0] |
auto[1] |
auto[0] |
auto[0] |
662 |
1 |
|
|
T2 |
17 |
|
T4 |
1 |
|
T5 |
1 |
auto[0] |
auto[1] |
auto[1] |
auto[0] |
288 |
1 |
|
|
T14 |
11 |
|
T15 |
3 |
|
T17 |
7 |
auto[1] |
auto[0] |
auto[1] |
auto[0] |
8 |
1 |
|
|
T13 |
2 |
|
T47 |
1 |
|
T144 |
1 |
auto[1] |
auto[1] |
auto[1] |
auto[1] |
40 |
1 |
|
|
T12 |
1 |
|
T53 |
1 |
|
T84 |
1 |
User Defined Cross Bins for interrupt_cross
Excluded/Illegal bins
NAME | COUNT | STATUS |
no_wakeup |
0 |
Excluded |
disable_pin |
0 |
Excluded |
no_status_pin |
0 |
Excluded |
missing_int |
0 |
Excluded |