Line Coverage for Module :
pwrmgr_rstmgr_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| ALWAYS | 33 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_rstmgr_sva_if_0.1/pwrmgr_rstmgr_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_rstmgr_sva_if
| Total | Covered | Percent |
| Conditions | 3 | 3 | 100.00 |
| Logical | 3 | 3 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (((!rst_slow_ni)) || disable_sva)
--------1------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T12,T16 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T51,T56 |
Assert Coverage for Module :
pwrmgr_rstmgr_sva_if
Assertion Details
gen_assertions_per_power_domains[0].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
164 |
0 |
0 |
| T8 |
1489 |
1 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
1 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
2 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[0].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
17203 |
0 |
0 |
| T8 |
1489 |
13 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
12 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
190 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
98 |
0 |
0 |
| T53 |
0 |
11 |
0 |
0 |
| T65 |
0 |
10 |
0 |
0 |
| T84 |
0 |
12 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
| T86 |
0 |
12 |
0 |
0 |
| T87 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
154623 |
0 |
0 |
| T8 |
1489 |
1023 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
891 |
0 |
0 |
| T13 |
5398 |
4483 |
0 |
0 |
| T14 |
0 |
1070 |
0 |
0 |
| T16 |
1668 |
210 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T53 |
0 |
1096 |
0 |
0 |
| T65 |
0 |
954 |
0 |
0 |
| T84 |
0 |
1250 |
0 |
0 |
| T85 |
0 |
1446 |
0 |
0 |
| T86 |
0 |
1347 |
0 |
0 |
gen_assertions_per_power_domains[0].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
17203 |
0 |
0 |
| T8 |
1489 |
13 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
12 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
190 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
98 |
0 |
0 |
| T53 |
0 |
11 |
0 |
0 |
| T65 |
0 |
10 |
0 |
0 |
| T84 |
0 |
12 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
| T86 |
0 |
12 |
0 |
0 |
| T87 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
164 |
0 |
0 |
| T8 |
1489 |
1 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
1 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
2 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
gen_assertions_per_power_domains[1].LcHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
17203 |
0 |
0 |
| T8 |
1489 |
13 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
12 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
190 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
98 |
0 |
0 |
| T53 |
0 |
11 |
0 |
0 |
| T65 |
0 |
10 |
0 |
0 |
| T84 |
0 |
12 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
| T86 |
0 |
12 |
0 |
0 |
| T87 |
0 |
11 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOff_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
154623 |
0 |
0 |
| T8 |
1489 |
1023 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
891 |
0 |
0 |
| T13 |
5398 |
4483 |
0 |
0 |
| T14 |
0 |
1070 |
0 |
0 |
| T16 |
1668 |
210 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T53 |
0 |
1096 |
0 |
0 |
| T65 |
0 |
954 |
0 |
0 |
| T84 |
0 |
1250 |
0 |
0 |
| T85 |
0 |
1446 |
0 |
0 |
| T86 |
0 |
1347 |
0 |
0 |
gen_assertions_per_power_domains[1].SysHandshakeOn_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2247388 |
17203 |
0 |
0 |
| T8 |
1489 |
13 |
0 |
0 |
| T9 |
2260 |
0 |
0 |
0 |
| T10 |
689 |
0 |
0 |
0 |
| T11 |
484 |
0 |
0 |
0 |
| T12 |
1143 |
12 |
0 |
0 |
| T13 |
5398 |
0 |
0 |
0 |
| T16 |
1668 |
190 |
0 |
0 |
| T18 |
2834 |
0 |
0 |
0 |
| T40 |
2934 |
0 |
0 |
0 |
| T41 |
3588 |
0 |
0 |
0 |
| T51 |
0 |
98 |
0 |
0 |
| T53 |
0 |
11 |
0 |
0 |
| T65 |
0 |
10 |
0 |
0 |
| T84 |
0 |
12 |
0 |
0 |
| T85 |
0 |
12 |
0 |
0 |
| T86 |
0 |
12 |
0 |
0 |
| T87 |
0 |
11 |
0 |
0 |