Line Coverage for Module :
pwrmgr_clock_enables_sva_if
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| ALWAYS | 30 | 1 | 1 | 100.00 |
| ALWAYS | 37 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' or '../src/lowrisc_dv_pwrmgr_sva_0.1/pwrmgr_clock_enables_sva_if.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 30 |
1 |
1 |
| 37 |
1 |
1 |
Cond Coverage for Module :
pwrmgr_clock_enables_sva_if
| Total | Covered | Percent |
| Conditions | 5 | 5 | 100.00 |
| Logical | 5 | 5 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 30
EXPRESSION (((!rst_ni)) || disable_sva)
-----1----- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T8,T12,T16 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T51,T56 |
LINE 37
EXPRESSION (fast_state == FastPwrStateActive)
-----------------1----------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Assert Coverage for Module :
pwrmgr_clock_enables_sva_if
Assertion Details
CoreClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
83 |
0 |
0 |
| T8 |
254 |
1 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
1 |
0 |
0 |
| T13 |
436 |
4 |
0 |
0 |
| T16 |
536 |
0 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
CoreClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
2866 |
0 |
0 |
| T8 |
254 |
10 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
11 |
0 |
0 |
| T13 |
436 |
32 |
0 |
0 |
| T16 |
536 |
40 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T65 |
0 |
14 |
0 |
0 |
| T84 |
0 |
7 |
0 |
0 |
| T85 |
0 |
9 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
9 |
0 |
0 |
IoClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
83 |
0 |
0 |
| T8 |
254 |
1 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
1 |
0 |
0 |
| T13 |
436 |
4 |
0 |
0 |
| T16 |
536 |
0 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
IoClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
2866 |
0 |
0 |
| T8 |
254 |
10 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
11 |
0 |
0 |
| T13 |
436 |
32 |
0 |
0 |
| T16 |
536 |
40 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T65 |
0 |
14 |
0 |
0 |
| T84 |
0 |
7 |
0 |
0 |
| T85 |
0 |
9 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
9 |
0 |
0 |
UsbClkActive_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
159 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T13 |
436 |
3 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
0 |
5 |
0 |
0 |
| T16 |
536 |
1 |
0 |
0 |
| T17 |
0 |
1 |
0 |
0 |
| T19 |
651 |
0 |
0 |
0 |
| T43 |
203 |
0 |
0 |
0 |
| T44 |
351 |
0 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T53 |
263 |
0 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T82 |
528 |
0 |
0 |
0 |
| T84 |
204 |
0 |
0 |
0 |
| T85 |
207 |
0 |
0 |
0 |
| T89 |
0 |
5 |
0 |
0 |
| T90 |
0 |
1 |
0 |
0 |
UsbClkPwrDown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
83 |
0 |
0 |
| T8 |
254 |
1 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
1 |
0 |
0 |
| T13 |
436 |
4 |
0 |
0 |
| T16 |
536 |
0 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T65 |
0 |
1 |
0 |
0 |
| T84 |
0 |
1 |
0 |
0 |
| T85 |
0 |
1 |
0 |
0 |
| T86 |
0 |
1 |
0 |
0 |
| T87 |
0 |
1 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
UsbClkPwrUp_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
317229 |
2866 |
0 |
0 |
| T8 |
254 |
10 |
0 |
0 |
| T9 |
417 |
0 |
0 |
0 |
| T10 |
337 |
0 |
0 |
0 |
| T11 |
599 |
0 |
0 |
0 |
| T12 |
368 |
11 |
0 |
0 |
| T13 |
436 |
32 |
0 |
0 |
| T16 |
536 |
40 |
0 |
0 |
| T18 |
263 |
0 |
0 |
0 |
| T40 |
1563 |
0 |
0 |
0 |
| T41 |
555 |
0 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T65 |
0 |
14 |
0 |
0 |
| T84 |
0 |
7 |
0 |
0 |
| T85 |
0 |
9 |
0 |
0 |
| T86 |
0 |
9 |
0 |
0 |
| T87 |
0 |
9 |
0 |
0 |