Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : pwrmgr_wake_info
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_wake_info.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.i_wake_info 100.00 100.00 100.00 100.00



Module Instance : tb.dut.i_wake_info

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.62 100.00 83.87 99.21 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : pwrmgr_wake_info
Line No.TotalCoveredPercent
TOTAL2020100.00
ALWAYS2933100.00
CONT_ASSIGN3611100.00
ALWAYS4266100.00
ALWAYS5777100.00
CONT_ASSIGN6811100.00
CONT_ASSIGN6911100.00
CONT_ASSIGN7011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_wake_info.sv' or '../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_wake_info.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
29 1 1
30 1 1
32 1 1
36 1 1
42 1 1
43 1 1
44 1 1
47 1 1
48 1 1
51 1 1
MISSING_ELSE
57 1 1
58 1 1
59 1 1
60 1 1
61 1 1
62 1 1
63 1 1
MISSING_ELSE
68 1 1
69 1 1
70 1 1


Cond Coverage for Module : pwrmgr_wake_info
TotalCoveredPercent
Conditions99100.00
Logical99100.00
Non-Logical00
Event00

 LINE       36
 EXPRESSION (start_capture_i & ((~start_capture_q1)))
             -------1-------   ----------2----------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT1,T2,T3
11CoveredT8,T12,T16

 LINE       44
 EXPRESSION (start_capture && ((!record_dis_i)))
             ------1------    --------2--------
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT13,T45,T49
11CoveredT8,T12,T16

 LINE       48
 EXPRESSION (record_dis_i && record_en)
             ------1-----    ----2----
-1--2-StatusTests
01CoveredT8,T12,T16
10CoveredT2,T4,T8
11CoveredT8,T12,T13

Branch Coverage for Module : pwrmgr_wake_info
Line No.TotalCoveredPercent
Branches 10 10 100.00
IF 29 2 2 100.00
IF 42 4 4 100.00
IF 57 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_wake_info.sv' or '../src/lowrisc_ip_pwrmgr_component_0.1/rtl/pwrmgr_wake_info.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 29 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 42 if ((!rst_ni)) -2-: 44 if ((start_capture && (!record_dis_i))) -3-: 48 if ((record_dis_i && record_en))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T8,T12,T16
0 0 1 Covered T8,T12,T13
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 57 if ((!rst_ni)) -2-: 59 if (wr_i) -3-: 61 if (record_en)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T2,T4,T8
0 0 1 Covered T8,T12,T16
0 0 0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%